clk-pxa168.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * pxa168 clock framework source file
  3. *
  4. * Copyright (C) 2012 Marvell
  5. * Chao Xie <xiechao.mail@gmail.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/err.h>
  18. #include "clk.h"
  19. #define APBC_RTC 0x28
  20. #define APBC_TWSI0 0x2c
  21. #define APBC_KPC 0x30
  22. #define APBC_UART0 0x0
  23. #define APBC_UART1 0x4
  24. #define APBC_GPIO 0x8
  25. #define APBC_PWM0 0xc
  26. #define APBC_PWM1 0x10
  27. #define APBC_PWM2 0x14
  28. #define APBC_PWM3 0x18
  29. #define APBC_SSP0 0x81c
  30. #define APBC_SSP1 0x820
  31. #define APBC_SSP2 0x84c
  32. #define APBC_SSP3 0x858
  33. #define APBC_SSP4 0x85c
  34. #define APBC_TWSI1 0x6c
  35. #define APBC_UART2 0x70
  36. #define APMU_SDH0 0x54
  37. #define APMU_SDH1 0x58
  38. #define APMU_USB 0x5c
  39. #define APMU_DISP0 0x4c
  40. #define APMU_CCIC0 0x50
  41. #define APMU_DFC 0x60
  42. #define MPMU_UART_PLL 0x14
  43. static DEFINE_SPINLOCK(clk_lock);
  44. static struct mmp_clk_factor_masks uart_factor_masks = {
  45. .factor = 2,
  46. .num_mask = 0x1fff,
  47. .den_mask = 0x1fff,
  48. .num_shift = 16,
  49. .den_shift = 0,
  50. };
  51. static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
  52. {.num = 8125, .den = 1536}, /*14.745MHZ */
  53. };
  54. static const char *uart_parent[] = {"pll1_3_16", "uart_pll"};
  55. static const char *ssp_parent[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"};
  56. static const char *sdh_parent[] = {"pll1_12", "pll1_13"};
  57. static const char *disp_parent[] = {"pll1_2", "pll1_12"};
  58. static const char *ccic_parent[] = {"pll1_2", "pll1_12"};
  59. static const char *ccic_phy_parent[] = {"pll1_6", "pll1_12"};
  60. void __init pxa168_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
  61. phys_addr_t apbc_phys)
  62. {
  63. struct clk *clk;
  64. struct clk *uart_pll;
  65. void __iomem *mpmu_base;
  66. void __iomem *apmu_base;
  67. void __iomem *apbc_base;
  68. mpmu_base = ioremap(mpmu_phys, SZ_4K);
  69. if (mpmu_base == NULL) {
  70. pr_err("error to ioremap MPMU base\n");
  71. return;
  72. }
  73. apmu_base = ioremap(apmu_phys, SZ_4K);
  74. if (apmu_base == NULL) {
  75. pr_err("error to ioremap APMU base\n");
  76. return;
  77. }
  78. apbc_base = ioremap(apbc_phys, SZ_4K);
  79. if (apbc_base == NULL) {
  80. pr_err("error to ioremap APBC base\n");
  81. return;
  82. }
  83. clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
  84. clk_register_clkdev(clk, "clk32", NULL);
  85. clk = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
  86. clk_register_clkdev(clk, "vctcxo", NULL);
  87. clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 624000000);
  88. clk_register_clkdev(clk, "pll1", NULL);
  89. clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
  90. CLK_SET_RATE_PARENT, 1, 2);
  91. clk_register_clkdev(clk, "pll1_2", NULL);
  92. clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
  93. CLK_SET_RATE_PARENT, 1, 2);
  94. clk_register_clkdev(clk, "pll1_4", NULL);
  95. clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
  96. CLK_SET_RATE_PARENT, 1, 2);
  97. clk_register_clkdev(clk, "pll1_8", NULL);
  98. clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
  99. CLK_SET_RATE_PARENT, 1, 2);
  100. clk_register_clkdev(clk, "pll1_16", NULL);
  101. clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_2",
  102. CLK_SET_RATE_PARENT, 1, 3);
  103. clk_register_clkdev(clk, "pll1_6", NULL);
  104. clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
  105. CLK_SET_RATE_PARENT, 1, 2);
  106. clk_register_clkdev(clk, "pll1_12", NULL);
  107. clk = clk_register_fixed_factor(NULL, "pll1_24", "pll1_12",
  108. CLK_SET_RATE_PARENT, 1, 2);
  109. clk_register_clkdev(clk, "pll1_24", NULL);
  110. clk = clk_register_fixed_factor(NULL, "pll1_48", "pll1_24",
  111. CLK_SET_RATE_PARENT, 1, 2);
  112. clk_register_clkdev(clk, "pll1_48", NULL);
  113. clk = clk_register_fixed_factor(NULL, "pll1_96", "pll1_48",
  114. CLK_SET_RATE_PARENT, 1, 2);
  115. clk_register_clkdev(clk, "pll1_96", NULL);
  116. clk = clk_register_fixed_factor(NULL, "pll1_13", "pll1",
  117. CLK_SET_RATE_PARENT, 1, 13);
  118. clk_register_clkdev(clk, "pll1_13", NULL);
  119. clk = clk_register_fixed_factor(NULL, "pll1_13_1_5", "pll1",
  120. CLK_SET_RATE_PARENT, 2, 3);
  121. clk_register_clkdev(clk, "pll1_13_1_5", NULL);
  122. clk = clk_register_fixed_factor(NULL, "pll1_2_1_5", "pll1",
  123. CLK_SET_RATE_PARENT, 2, 3);
  124. clk_register_clkdev(clk, "pll1_2_1_5", NULL);
  125. clk = clk_register_fixed_factor(NULL, "pll1_3_16", "pll1",
  126. CLK_SET_RATE_PARENT, 3, 16);
  127. clk_register_clkdev(clk, "pll1_3_16", NULL);
  128. uart_pll = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
  129. mpmu_base + MPMU_UART_PLL,
  130. &uart_factor_masks, uart_factor_tbl,
  131. ARRAY_SIZE(uart_factor_tbl), &clk_lock);
  132. clk_set_rate(uart_pll, 14745600);
  133. clk_register_clkdev(uart_pll, "uart_pll", NULL);
  134. clk = mmp_clk_register_apbc("twsi0", "pll1_13_1_5",
  135. apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
  136. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
  137. clk = mmp_clk_register_apbc("twsi1", "pll1_13_1_5",
  138. apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
  139. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
  140. clk = mmp_clk_register_apbc("gpio", "vctcxo",
  141. apbc_base + APBC_GPIO, 10, 0, &clk_lock);
  142. clk_register_clkdev(clk, NULL, "mmp-gpio");
  143. clk = mmp_clk_register_apbc("kpc", "clk32",
  144. apbc_base + APBC_KPC, 10, 0, &clk_lock);
  145. clk_register_clkdev(clk, NULL, "pxa27x-keypad");
  146. clk = mmp_clk_register_apbc("rtc", "clk32",
  147. apbc_base + APBC_RTC, 10, 0, &clk_lock);
  148. clk_register_clkdev(clk, NULL, "sa1100-rtc");
  149. clk = mmp_clk_register_apbc("pwm0", "pll1_48",
  150. apbc_base + APBC_PWM0, 10, 0, &clk_lock);
  151. clk_register_clkdev(clk, NULL, "pxa168-pwm.0");
  152. clk = mmp_clk_register_apbc("pwm1", "pll1_48",
  153. apbc_base + APBC_PWM1, 10, 0, &clk_lock);
  154. clk_register_clkdev(clk, NULL, "pxa168-pwm.1");
  155. clk = mmp_clk_register_apbc("pwm2", "pll1_48",
  156. apbc_base + APBC_PWM2, 10, 0, &clk_lock);
  157. clk_register_clkdev(clk, NULL, "pxa168-pwm.2");
  158. clk = mmp_clk_register_apbc("pwm3", "pll1_48",
  159. apbc_base + APBC_PWM3, 10, 0, &clk_lock);
  160. clk_register_clkdev(clk, NULL, "pxa168-pwm.3");
  161. clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
  162. ARRAY_SIZE(uart_parent),
  163. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  164. apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
  165. clk_set_parent(clk, uart_pll);
  166. clk_register_clkdev(clk, "uart_mux.0", NULL);
  167. clk = mmp_clk_register_apbc("uart0", "uart0_mux",
  168. apbc_base + APBC_UART0, 10, 0, &clk_lock);
  169. clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
  170. clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
  171. ARRAY_SIZE(uart_parent),
  172. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  173. apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
  174. clk_set_parent(clk, uart_pll);
  175. clk_register_clkdev(clk, "uart_mux.1", NULL);
  176. clk = mmp_clk_register_apbc("uart1", "uart1_mux",
  177. apbc_base + APBC_UART1, 10, 0, &clk_lock);
  178. clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
  179. clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
  180. ARRAY_SIZE(uart_parent),
  181. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  182. apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
  183. clk_set_parent(clk, uart_pll);
  184. clk_register_clkdev(clk, "uart_mux.2", NULL);
  185. clk = mmp_clk_register_apbc("uart2", "uart2_mux",
  186. apbc_base + APBC_UART2, 10, 0, &clk_lock);
  187. clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
  188. clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
  189. ARRAY_SIZE(ssp_parent),
  190. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  191. apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
  192. clk_register_clkdev(clk, "uart_mux.0", NULL);
  193. clk = mmp_clk_register_apbc("ssp0", "ssp0_mux", apbc_base + APBC_SSP0,
  194. 10, 0, &clk_lock);
  195. clk_register_clkdev(clk, NULL, "mmp-ssp.0");
  196. clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
  197. ARRAY_SIZE(ssp_parent),
  198. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  199. apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
  200. clk_register_clkdev(clk, "ssp_mux.1", NULL);
  201. clk = mmp_clk_register_apbc("ssp1", "ssp1_mux", apbc_base + APBC_SSP1,
  202. 10, 0, &clk_lock);
  203. clk_register_clkdev(clk, NULL, "mmp-ssp.1");
  204. clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
  205. ARRAY_SIZE(ssp_parent),
  206. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  207. apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
  208. clk_register_clkdev(clk, "ssp_mux.2", NULL);
  209. clk = mmp_clk_register_apbc("ssp2", "ssp1_mux", apbc_base + APBC_SSP2,
  210. 10, 0, &clk_lock);
  211. clk_register_clkdev(clk, NULL, "mmp-ssp.2");
  212. clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
  213. ARRAY_SIZE(ssp_parent),
  214. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  215. apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
  216. clk_register_clkdev(clk, "ssp_mux.3", NULL);
  217. clk = mmp_clk_register_apbc("ssp3", "ssp1_mux", apbc_base + APBC_SSP3,
  218. 10, 0, &clk_lock);
  219. clk_register_clkdev(clk, NULL, "mmp-ssp.3");
  220. clk = clk_register_mux(NULL, "ssp4_mux", ssp_parent,
  221. ARRAY_SIZE(ssp_parent),
  222. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  223. apbc_base + APBC_SSP4, 4, 3, 0, &clk_lock);
  224. clk_register_clkdev(clk, "ssp_mux.4", NULL);
  225. clk = mmp_clk_register_apbc("ssp4", "ssp1_mux", apbc_base + APBC_SSP4,
  226. 10, 0, &clk_lock);
  227. clk_register_clkdev(clk, NULL, "mmp-ssp.4");
  228. clk = mmp_clk_register_apmu("dfc", "pll1_4", apmu_base + APMU_DFC,
  229. 0x19b, &clk_lock);
  230. clk_register_clkdev(clk, NULL, "pxa3xx-nand.0");
  231. clk = clk_register_mux(NULL, "sdh0_mux", sdh_parent,
  232. ARRAY_SIZE(sdh_parent),
  233. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  234. apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock);
  235. clk_register_clkdev(clk, "sdh0_mux", NULL);
  236. clk = mmp_clk_register_apmu("sdh0", "sdh_mux", apmu_base + APMU_SDH0,
  237. 0x1b, &clk_lock);
  238. clk_register_clkdev(clk, NULL, "sdhci-pxa.0");
  239. clk = clk_register_mux(NULL, "sdh1_mux", sdh_parent,
  240. ARRAY_SIZE(sdh_parent),
  241. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  242. apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock);
  243. clk_register_clkdev(clk, "sdh1_mux", NULL);
  244. clk = mmp_clk_register_apmu("sdh1", "sdh1_mux", apmu_base + APMU_SDH1,
  245. 0x1b, &clk_lock);
  246. clk_register_clkdev(clk, NULL, "sdhci-pxa.1");
  247. clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
  248. 0x9, &clk_lock);
  249. clk_register_clkdev(clk, "usb_clk", NULL);
  250. clk = mmp_clk_register_apmu("sph", "usb_pll", apmu_base + APMU_USB,
  251. 0x12, &clk_lock);
  252. clk_register_clkdev(clk, "sph_clk", NULL);
  253. clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
  254. ARRAY_SIZE(disp_parent),
  255. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  256. apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock);
  257. clk_register_clkdev(clk, "disp_mux.0", NULL);
  258. clk = mmp_clk_register_apmu("disp0", "disp0_mux",
  259. apmu_base + APMU_DISP0, 0x1b, &clk_lock);
  260. clk_register_clkdev(clk, "fnclk", "mmp-disp.0");
  261. clk = mmp_clk_register_apmu("disp0_hclk", "disp0_mux",
  262. apmu_base + APMU_DISP0, 0x24, &clk_lock);
  263. clk_register_clkdev(clk, "hclk", "mmp-disp.0");
  264. clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
  265. ARRAY_SIZE(ccic_parent),
  266. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  267. apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock);
  268. clk_register_clkdev(clk, "ccic_mux.0", NULL);
  269. clk = mmp_clk_register_apmu("ccic0", "ccic0_mux",
  270. apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
  271. clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
  272. clk = clk_register_mux(NULL, "ccic0_phy_mux", ccic_phy_parent,
  273. ARRAY_SIZE(ccic_phy_parent),
  274. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  275. apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock);
  276. clk_register_clkdev(clk, "ccic_phy_mux.0", NULL);
  277. clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_phy_mux",
  278. apmu_base + APMU_CCIC0, 0x24, &clk_lock);
  279. clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
  280. clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_mux",
  281. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  282. 10, 5, 0, &clk_lock);
  283. clk_register_clkdev(clk, "sphyclk_div", NULL);
  284. clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
  285. apmu_base + APMU_CCIC0, 0x300, &clk_lock);
  286. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
  287. }