clk-main.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk/at91_pmc.h>
  13. #include <linux/delay.h>
  14. #include <linux/of.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/regmap.h>
  17. #include "pmc.h"
  18. #define SLOW_CLOCK_FREQ 32768
  19. #define MAINF_DIV 16
  20. #define MAINFRDY_TIMEOUT (((MAINF_DIV + 1) * USEC_PER_SEC) / \
  21. SLOW_CLOCK_FREQ)
  22. #define MAINF_LOOP_MIN_WAIT (USEC_PER_SEC / SLOW_CLOCK_FREQ)
  23. #define MAINF_LOOP_MAX_WAIT MAINFRDY_TIMEOUT
  24. #define MOR_KEY_MASK (0xff << 16)
  25. struct clk_main_osc {
  26. struct clk_hw hw;
  27. struct regmap *regmap;
  28. };
  29. #define to_clk_main_osc(hw) container_of(hw, struct clk_main_osc, hw)
  30. struct clk_main_rc_osc {
  31. struct clk_hw hw;
  32. struct regmap *regmap;
  33. unsigned long frequency;
  34. unsigned long accuracy;
  35. };
  36. #define to_clk_main_rc_osc(hw) container_of(hw, struct clk_main_rc_osc, hw)
  37. struct clk_rm9200_main {
  38. struct clk_hw hw;
  39. struct regmap *regmap;
  40. };
  41. #define to_clk_rm9200_main(hw) container_of(hw, struct clk_rm9200_main, hw)
  42. struct clk_sam9x5_main {
  43. struct clk_hw hw;
  44. struct regmap *regmap;
  45. u8 parent;
  46. };
  47. #define to_clk_sam9x5_main(hw) container_of(hw, struct clk_sam9x5_main, hw)
  48. static inline bool clk_main_osc_ready(struct regmap *regmap)
  49. {
  50. unsigned int status;
  51. regmap_read(regmap, AT91_PMC_SR, &status);
  52. return status & AT91_PMC_MOSCS;
  53. }
  54. static int clk_main_osc_prepare(struct clk_hw *hw)
  55. {
  56. struct clk_main_osc *osc = to_clk_main_osc(hw);
  57. struct regmap *regmap = osc->regmap;
  58. u32 tmp;
  59. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  60. tmp &= ~MOR_KEY_MASK;
  61. if (tmp & AT91_PMC_OSCBYPASS)
  62. return 0;
  63. if (!(tmp & AT91_PMC_MOSCEN)) {
  64. tmp |= AT91_PMC_MOSCEN | AT91_PMC_KEY;
  65. regmap_write(regmap, AT91_CKGR_MOR, tmp);
  66. }
  67. while (!clk_main_osc_ready(regmap))
  68. cpu_relax();
  69. return 0;
  70. }
  71. static void clk_main_osc_unprepare(struct clk_hw *hw)
  72. {
  73. struct clk_main_osc *osc = to_clk_main_osc(hw);
  74. struct regmap *regmap = osc->regmap;
  75. u32 tmp;
  76. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  77. if (tmp & AT91_PMC_OSCBYPASS)
  78. return;
  79. if (!(tmp & AT91_PMC_MOSCEN))
  80. return;
  81. tmp &= ~(AT91_PMC_KEY | AT91_PMC_MOSCEN);
  82. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_KEY);
  83. }
  84. static int clk_main_osc_is_prepared(struct clk_hw *hw)
  85. {
  86. struct clk_main_osc *osc = to_clk_main_osc(hw);
  87. struct regmap *regmap = osc->regmap;
  88. u32 tmp, status;
  89. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  90. if (tmp & AT91_PMC_OSCBYPASS)
  91. return 1;
  92. regmap_read(regmap, AT91_PMC_SR, &status);
  93. return (status & AT91_PMC_MOSCS) && (tmp & AT91_PMC_MOSCEN);
  94. }
  95. static const struct clk_ops main_osc_ops = {
  96. .prepare = clk_main_osc_prepare,
  97. .unprepare = clk_main_osc_unprepare,
  98. .is_prepared = clk_main_osc_is_prepared,
  99. };
  100. static struct clk_hw * __init
  101. at91_clk_register_main_osc(struct regmap *regmap,
  102. const char *name,
  103. const char *parent_name,
  104. bool bypass)
  105. {
  106. struct clk_main_osc *osc;
  107. struct clk_init_data init;
  108. struct clk_hw *hw;
  109. int ret;
  110. if (!name || !parent_name)
  111. return ERR_PTR(-EINVAL);
  112. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  113. if (!osc)
  114. return ERR_PTR(-ENOMEM);
  115. init.name = name;
  116. init.ops = &main_osc_ops;
  117. init.parent_names = &parent_name;
  118. init.num_parents = 1;
  119. init.flags = CLK_IGNORE_UNUSED;
  120. osc->hw.init = &init;
  121. osc->regmap = regmap;
  122. if (bypass)
  123. regmap_update_bits(regmap,
  124. AT91_CKGR_MOR, MOR_KEY_MASK |
  125. AT91_PMC_MOSCEN,
  126. AT91_PMC_OSCBYPASS | AT91_PMC_KEY);
  127. hw = &osc->hw;
  128. ret = clk_hw_register(NULL, &osc->hw);
  129. if (ret) {
  130. kfree(osc);
  131. hw = ERR_PTR(ret);
  132. }
  133. return hw;
  134. }
  135. static void __init of_at91rm9200_clk_main_osc_setup(struct device_node *np)
  136. {
  137. struct clk_hw *hw;
  138. const char *name = np->name;
  139. const char *parent_name;
  140. struct regmap *regmap;
  141. bool bypass;
  142. of_property_read_string(np, "clock-output-names", &name);
  143. bypass = of_property_read_bool(np, "atmel,osc-bypass");
  144. parent_name = of_clk_get_parent_name(np, 0);
  145. regmap = syscon_node_to_regmap(of_get_parent(np));
  146. if (IS_ERR(regmap))
  147. return;
  148. hw = at91_clk_register_main_osc(regmap, name, parent_name, bypass);
  149. if (IS_ERR(hw))
  150. return;
  151. of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
  152. }
  153. CLK_OF_DECLARE(at91rm9200_clk_main_osc, "atmel,at91rm9200-clk-main-osc",
  154. of_at91rm9200_clk_main_osc_setup);
  155. static bool clk_main_rc_osc_ready(struct regmap *regmap)
  156. {
  157. unsigned int status;
  158. regmap_read(regmap, AT91_PMC_SR, &status);
  159. return status & AT91_PMC_MOSCRCS;
  160. }
  161. static int clk_main_rc_osc_prepare(struct clk_hw *hw)
  162. {
  163. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  164. struct regmap *regmap = osc->regmap;
  165. unsigned int mor;
  166. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  167. if (!(mor & AT91_PMC_MOSCRCEN))
  168. regmap_update_bits(regmap, AT91_CKGR_MOR,
  169. MOR_KEY_MASK | AT91_PMC_MOSCRCEN,
  170. AT91_PMC_MOSCRCEN | AT91_PMC_KEY);
  171. while (!clk_main_rc_osc_ready(regmap))
  172. cpu_relax();
  173. return 0;
  174. }
  175. static void clk_main_rc_osc_unprepare(struct clk_hw *hw)
  176. {
  177. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  178. struct regmap *regmap = osc->regmap;
  179. unsigned int mor;
  180. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  181. if (!(mor & AT91_PMC_MOSCRCEN))
  182. return;
  183. regmap_update_bits(regmap, AT91_CKGR_MOR,
  184. MOR_KEY_MASK | AT91_PMC_MOSCRCEN, AT91_PMC_KEY);
  185. }
  186. static int clk_main_rc_osc_is_prepared(struct clk_hw *hw)
  187. {
  188. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  189. struct regmap *regmap = osc->regmap;
  190. unsigned int mor, status;
  191. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  192. regmap_read(regmap, AT91_PMC_SR, &status);
  193. return (mor & AT91_PMC_MOSCRCEN) && (status & AT91_PMC_MOSCRCS);
  194. }
  195. static unsigned long clk_main_rc_osc_recalc_rate(struct clk_hw *hw,
  196. unsigned long parent_rate)
  197. {
  198. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  199. return osc->frequency;
  200. }
  201. static unsigned long clk_main_rc_osc_recalc_accuracy(struct clk_hw *hw,
  202. unsigned long parent_acc)
  203. {
  204. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  205. return osc->accuracy;
  206. }
  207. static const struct clk_ops main_rc_osc_ops = {
  208. .prepare = clk_main_rc_osc_prepare,
  209. .unprepare = clk_main_rc_osc_unprepare,
  210. .is_prepared = clk_main_rc_osc_is_prepared,
  211. .recalc_rate = clk_main_rc_osc_recalc_rate,
  212. .recalc_accuracy = clk_main_rc_osc_recalc_accuracy,
  213. };
  214. static struct clk_hw * __init
  215. at91_clk_register_main_rc_osc(struct regmap *regmap,
  216. const char *name,
  217. u32 frequency, u32 accuracy)
  218. {
  219. struct clk_main_rc_osc *osc;
  220. struct clk_init_data init;
  221. struct clk_hw *hw;
  222. int ret;
  223. if (!name || !frequency)
  224. return ERR_PTR(-EINVAL);
  225. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  226. if (!osc)
  227. return ERR_PTR(-ENOMEM);
  228. init.name = name;
  229. init.ops = &main_rc_osc_ops;
  230. init.parent_names = NULL;
  231. init.num_parents = 0;
  232. init.flags = CLK_IGNORE_UNUSED;
  233. osc->hw.init = &init;
  234. osc->regmap = regmap;
  235. osc->frequency = frequency;
  236. osc->accuracy = accuracy;
  237. hw = &osc->hw;
  238. ret = clk_hw_register(NULL, hw);
  239. if (ret) {
  240. kfree(osc);
  241. hw = ERR_PTR(ret);
  242. }
  243. return hw;
  244. }
  245. static void __init of_at91sam9x5_clk_main_rc_osc_setup(struct device_node *np)
  246. {
  247. struct clk_hw *hw;
  248. u32 frequency = 0;
  249. u32 accuracy = 0;
  250. const char *name = np->name;
  251. struct regmap *regmap;
  252. of_property_read_string(np, "clock-output-names", &name);
  253. of_property_read_u32(np, "clock-frequency", &frequency);
  254. of_property_read_u32(np, "clock-accuracy", &accuracy);
  255. regmap = syscon_node_to_regmap(of_get_parent(np));
  256. if (IS_ERR(regmap))
  257. return;
  258. hw = at91_clk_register_main_rc_osc(regmap, name, frequency, accuracy);
  259. if (IS_ERR(hw))
  260. return;
  261. of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
  262. }
  263. CLK_OF_DECLARE(at91sam9x5_clk_main_rc_osc, "atmel,at91sam9x5-clk-main-rc-osc",
  264. of_at91sam9x5_clk_main_rc_osc_setup);
  265. static int clk_main_probe_frequency(struct regmap *regmap)
  266. {
  267. unsigned long prep_time, timeout;
  268. unsigned int mcfr;
  269. timeout = jiffies + usecs_to_jiffies(MAINFRDY_TIMEOUT);
  270. do {
  271. prep_time = jiffies;
  272. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  273. if (mcfr & AT91_PMC_MAINRDY)
  274. return 0;
  275. usleep_range(MAINF_LOOP_MIN_WAIT, MAINF_LOOP_MAX_WAIT);
  276. } while (time_before(prep_time, timeout));
  277. return -ETIMEDOUT;
  278. }
  279. static unsigned long clk_main_recalc_rate(struct regmap *regmap,
  280. unsigned long parent_rate)
  281. {
  282. unsigned int mcfr;
  283. if (parent_rate)
  284. return parent_rate;
  285. pr_warn("Main crystal frequency not set, using approximate value\n");
  286. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  287. if (!(mcfr & AT91_PMC_MAINRDY))
  288. return 0;
  289. return ((mcfr & AT91_PMC_MAINF) * SLOW_CLOCK_FREQ) / MAINF_DIV;
  290. }
  291. static int clk_rm9200_main_prepare(struct clk_hw *hw)
  292. {
  293. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  294. return clk_main_probe_frequency(clkmain->regmap);
  295. }
  296. static int clk_rm9200_main_is_prepared(struct clk_hw *hw)
  297. {
  298. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  299. unsigned int status;
  300. regmap_read(clkmain->regmap, AT91_CKGR_MCFR, &status);
  301. return status & AT91_PMC_MAINRDY ? 1 : 0;
  302. }
  303. static unsigned long clk_rm9200_main_recalc_rate(struct clk_hw *hw,
  304. unsigned long parent_rate)
  305. {
  306. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  307. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  308. }
  309. static const struct clk_ops rm9200_main_ops = {
  310. .prepare = clk_rm9200_main_prepare,
  311. .is_prepared = clk_rm9200_main_is_prepared,
  312. .recalc_rate = clk_rm9200_main_recalc_rate,
  313. };
  314. static struct clk_hw * __init
  315. at91_clk_register_rm9200_main(struct regmap *regmap,
  316. const char *name,
  317. const char *parent_name)
  318. {
  319. struct clk_rm9200_main *clkmain;
  320. struct clk_init_data init;
  321. struct clk_hw *hw;
  322. int ret;
  323. if (!name)
  324. return ERR_PTR(-EINVAL);
  325. if (!parent_name)
  326. return ERR_PTR(-EINVAL);
  327. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  328. if (!clkmain)
  329. return ERR_PTR(-ENOMEM);
  330. init.name = name;
  331. init.ops = &rm9200_main_ops;
  332. init.parent_names = &parent_name;
  333. init.num_parents = 1;
  334. init.flags = 0;
  335. clkmain->hw.init = &init;
  336. clkmain->regmap = regmap;
  337. hw = &clkmain->hw;
  338. ret = clk_hw_register(NULL, &clkmain->hw);
  339. if (ret) {
  340. kfree(clkmain);
  341. hw = ERR_PTR(ret);
  342. }
  343. return hw;
  344. }
  345. static void __init of_at91rm9200_clk_main_setup(struct device_node *np)
  346. {
  347. struct clk_hw *hw;
  348. const char *parent_name;
  349. const char *name = np->name;
  350. struct regmap *regmap;
  351. parent_name = of_clk_get_parent_name(np, 0);
  352. of_property_read_string(np, "clock-output-names", &name);
  353. regmap = syscon_node_to_regmap(of_get_parent(np));
  354. if (IS_ERR(regmap))
  355. return;
  356. hw = at91_clk_register_rm9200_main(regmap, name, parent_name);
  357. if (IS_ERR(hw))
  358. return;
  359. of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
  360. }
  361. CLK_OF_DECLARE(at91rm9200_clk_main, "atmel,at91rm9200-clk-main",
  362. of_at91rm9200_clk_main_setup);
  363. static inline bool clk_sam9x5_main_ready(struct regmap *regmap)
  364. {
  365. unsigned int status;
  366. regmap_read(regmap, AT91_PMC_SR, &status);
  367. return status & AT91_PMC_MOSCSELS ? 1 : 0;
  368. }
  369. static int clk_sam9x5_main_prepare(struct clk_hw *hw)
  370. {
  371. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  372. struct regmap *regmap = clkmain->regmap;
  373. while (!clk_sam9x5_main_ready(regmap))
  374. cpu_relax();
  375. return clk_main_probe_frequency(regmap);
  376. }
  377. static int clk_sam9x5_main_is_prepared(struct clk_hw *hw)
  378. {
  379. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  380. return clk_sam9x5_main_ready(clkmain->regmap);
  381. }
  382. static unsigned long clk_sam9x5_main_recalc_rate(struct clk_hw *hw,
  383. unsigned long parent_rate)
  384. {
  385. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  386. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  387. }
  388. static int clk_sam9x5_main_set_parent(struct clk_hw *hw, u8 index)
  389. {
  390. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  391. struct regmap *regmap = clkmain->regmap;
  392. unsigned int tmp;
  393. if (index > 1)
  394. return -EINVAL;
  395. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  396. tmp &= ~MOR_KEY_MASK;
  397. if (index && !(tmp & AT91_PMC_MOSCSEL))
  398. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_MOSCSEL);
  399. else if (!index && (tmp & AT91_PMC_MOSCSEL))
  400. regmap_write(regmap, AT91_CKGR_MOR, tmp & ~AT91_PMC_MOSCSEL);
  401. while (!clk_sam9x5_main_ready(regmap))
  402. cpu_relax();
  403. return 0;
  404. }
  405. static u8 clk_sam9x5_main_get_parent(struct clk_hw *hw)
  406. {
  407. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  408. unsigned int status;
  409. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  410. return status & AT91_PMC_MOSCEN ? 1 : 0;
  411. }
  412. static const struct clk_ops sam9x5_main_ops = {
  413. .prepare = clk_sam9x5_main_prepare,
  414. .is_prepared = clk_sam9x5_main_is_prepared,
  415. .recalc_rate = clk_sam9x5_main_recalc_rate,
  416. .set_parent = clk_sam9x5_main_set_parent,
  417. .get_parent = clk_sam9x5_main_get_parent,
  418. };
  419. static struct clk_hw * __init
  420. at91_clk_register_sam9x5_main(struct regmap *regmap,
  421. const char *name,
  422. const char **parent_names,
  423. int num_parents)
  424. {
  425. struct clk_sam9x5_main *clkmain;
  426. struct clk_init_data init;
  427. unsigned int status;
  428. struct clk_hw *hw;
  429. int ret;
  430. if (!name)
  431. return ERR_PTR(-EINVAL);
  432. if (!parent_names || !num_parents)
  433. return ERR_PTR(-EINVAL);
  434. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  435. if (!clkmain)
  436. return ERR_PTR(-ENOMEM);
  437. init.name = name;
  438. init.ops = &sam9x5_main_ops;
  439. init.parent_names = parent_names;
  440. init.num_parents = num_parents;
  441. init.flags = CLK_SET_PARENT_GATE;
  442. clkmain->hw.init = &init;
  443. clkmain->regmap = regmap;
  444. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  445. clkmain->parent = status & AT91_PMC_MOSCEN ? 1 : 0;
  446. hw = &clkmain->hw;
  447. ret = clk_hw_register(NULL, &clkmain->hw);
  448. if (ret) {
  449. kfree(clkmain);
  450. hw = ERR_PTR(ret);
  451. }
  452. return hw;
  453. }
  454. static void __init of_at91sam9x5_clk_main_setup(struct device_node *np)
  455. {
  456. struct clk_hw *hw;
  457. const char *parent_names[2];
  458. unsigned int num_parents;
  459. const char *name = np->name;
  460. struct regmap *regmap;
  461. num_parents = of_clk_get_parent_count(np);
  462. if (num_parents == 0 || num_parents > 2)
  463. return;
  464. of_clk_parent_fill(np, parent_names, num_parents);
  465. regmap = syscon_node_to_regmap(of_get_parent(np));
  466. if (IS_ERR(regmap))
  467. return;
  468. of_property_read_string(np, "clock-output-names", &name);
  469. hw = at91_clk_register_sam9x5_main(regmap, name, parent_names,
  470. num_parents);
  471. if (IS_ERR(hw))
  472. return;
  473. of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
  474. }
  475. CLK_OF_DECLARE(at91sam9x5_clk_main, "atmel,at91sam9x5-clk-main",
  476. of_at91sam9x5_clk_main_setup);