libahci.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590
  1. /*
  2. * libahci.c - Common AHCI SATA low-level routines
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/gfp.h>
  36. #include <linux/module.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/device.h>
  42. #include <scsi/scsi_host.h>
  43. #include <scsi/scsi_cmnd.h>
  44. #include <linux/libata.h>
  45. #include <linux/pci.h>
  46. #include "ahci.h"
  47. #include "libata.h"
  48. static int ahci_skip_host_reset;
  49. int ahci_ignore_sss;
  50. EXPORT_SYMBOL_GPL(ahci_ignore_sss);
  51. module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
  52. MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
  53. module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
  54. MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
  55. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  56. unsigned hints);
  57. static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
  58. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  59. size_t size);
  60. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  61. ssize_t size);
  62. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  63. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  64. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
  65. static int ahci_port_start(struct ata_port *ap);
  66. static void ahci_port_stop(struct ata_port *ap);
  67. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  68. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
  69. static void ahci_freeze(struct ata_port *ap);
  70. static void ahci_thaw(struct ata_port *ap);
  71. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep);
  72. static void ahci_enable_fbs(struct ata_port *ap);
  73. static void ahci_disable_fbs(struct ata_port *ap);
  74. static void ahci_pmp_attach(struct ata_port *ap);
  75. static void ahci_pmp_detach(struct ata_port *ap);
  76. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  77. unsigned long deadline);
  78. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  79. unsigned long deadline);
  80. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  81. unsigned long deadline);
  82. static void ahci_postreset(struct ata_link *link, unsigned int *class);
  83. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  84. static void ahci_dev_config(struct ata_device *dev);
  85. #ifdef CONFIG_PM
  86. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  87. #endif
  88. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
  89. static ssize_t ahci_activity_store(struct ata_device *dev,
  90. enum sw_activity val);
  91. static void ahci_init_sw_activity(struct ata_link *link);
  92. static ssize_t ahci_show_host_caps(struct device *dev,
  93. struct device_attribute *attr, char *buf);
  94. static ssize_t ahci_show_host_cap2(struct device *dev,
  95. struct device_attribute *attr, char *buf);
  96. static ssize_t ahci_show_host_version(struct device *dev,
  97. struct device_attribute *attr, char *buf);
  98. static ssize_t ahci_show_port_cmd(struct device *dev,
  99. struct device_attribute *attr, char *buf);
  100. static ssize_t ahci_read_em_buffer(struct device *dev,
  101. struct device_attribute *attr, char *buf);
  102. static ssize_t ahci_store_em_buffer(struct device *dev,
  103. struct device_attribute *attr,
  104. const char *buf, size_t size);
  105. static ssize_t ahci_show_em_supported(struct device *dev,
  106. struct device_attribute *attr, char *buf);
  107. static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance);
  108. static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
  109. static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
  110. static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
  111. static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
  112. static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
  113. ahci_read_em_buffer, ahci_store_em_buffer);
  114. static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
  115. struct device_attribute *ahci_shost_attrs[] = {
  116. &dev_attr_link_power_management_policy,
  117. &dev_attr_em_message_type,
  118. &dev_attr_em_message,
  119. &dev_attr_ahci_host_caps,
  120. &dev_attr_ahci_host_cap2,
  121. &dev_attr_ahci_host_version,
  122. &dev_attr_ahci_port_cmd,
  123. &dev_attr_em_buffer,
  124. &dev_attr_em_message_supported,
  125. NULL
  126. };
  127. EXPORT_SYMBOL_GPL(ahci_shost_attrs);
  128. struct device_attribute *ahci_sdev_attrs[] = {
  129. &dev_attr_sw_activity,
  130. &dev_attr_unload_heads,
  131. NULL
  132. };
  133. EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
  134. struct ata_port_operations ahci_ops = {
  135. .inherits = &sata_pmp_port_ops,
  136. .qc_defer = ahci_pmp_qc_defer,
  137. .qc_prep = ahci_qc_prep,
  138. .qc_issue = ahci_qc_issue,
  139. .qc_fill_rtf = ahci_qc_fill_rtf,
  140. .freeze = ahci_freeze,
  141. .thaw = ahci_thaw,
  142. .softreset = ahci_softreset,
  143. .hardreset = ahci_hardreset,
  144. .postreset = ahci_postreset,
  145. .pmp_softreset = ahci_softreset,
  146. .error_handler = ahci_error_handler,
  147. .post_internal_cmd = ahci_post_internal_cmd,
  148. .dev_config = ahci_dev_config,
  149. .scr_read = ahci_scr_read,
  150. .scr_write = ahci_scr_write,
  151. .pmp_attach = ahci_pmp_attach,
  152. .pmp_detach = ahci_pmp_detach,
  153. .set_lpm = ahci_set_lpm,
  154. .em_show = ahci_led_show,
  155. .em_store = ahci_led_store,
  156. .sw_activity_show = ahci_activity_show,
  157. .sw_activity_store = ahci_activity_store,
  158. .transmit_led_message = ahci_transmit_led_message,
  159. #ifdef CONFIG_PM
  160. .port_suspend = ahci_port_suspend,
  161. .port_resume = ahci_port_resume,
  162. #endif
  163. .port_start = ahci_port_start,
  164. .port_stop = ahci_port_stop,
  165. };
  166. EXPORT_SYMBOL_GPL(ahci_ops);
  167. struct ata_port_operations ahci_pmp_retry_srst_ops = {
  168. .inherits = &ahci_ops,
  169. .softreset = ahci_pmp_retry_softreset,
  170. };
  171. EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
  172. static bool ahci_em_messages __read_mostly = true;
  173. EXPORT_SYMBOL_GPL(ahci_em_messages);
  174. module_param(ahci_em_messages, bool, 0444);
  175. /* add other LED protocol types when they become supported */
  176. MODULE_PARM_DESC(ahci_em_messages,
  177. "AHCI Enclosure Management Message control (0 = off, 1 = on)");
  178. /* device sleep idle timeout in ms */
  179. static int devslp_idle_timeout __read_mostly = 1000;
  180. module_param(devslp_idle_timeout, int, 0644);
  181. MODULE_PARM_DESC(devslp_idle_timeout, "device sleep idle timeout");
  182. static void ahci_enable_ahci(void __iomem *mmio)
  183. {
  184. int i;
  185. u32 tmp;
  186. /* turn on AHCI_EN */
  187. tmp = readl(mmio + HOST_CTL);
  188. if (tmp & HOST_AHCI_EN)
  189. return;
  190. /* Some controllers need AHCI_EN to be written multiple times.
  191. * Try a few times before giving up.
  192. */
  193. for (i = 0; i < 5; i++) {
  194. tmp |= HOST_AHCI_EN;
  195. writel(tmp, mmio + HOST_CTL);
  196. tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
  197. if (tmp & HOST_AHCI_EN)
  198. return;
  199. msleep(10);
  200. }
  201. WARN_ON(1);
  202. }
  203. /**
  204. * ahci_rpm_get_port - Make sure the port is powered on
  205. * @ap: Port to power on
  206. *
  207. * Whenever there is need to access the AHCI host registers outside of
  208. * normal execution paths, call this function to make sure the host is
  209. * actually powered on.
  210. */
  211. static int ahci_rpm_get_port(struct ata_port *ap)
  212. {
  213. return pm_runtime_get_sync(ap->dev);
  214. }
  215. /**
  216. * ahci_rpm_put_port - Undoes ahci_rpm_get_port()
  217. * @ap: Port to power down
  218. *
  219. * Undoes ahci_rpm_get_port() and possibly powers down the AHCI host
  220. * if it has no more active users.
  221. */
  222. static void ahci_rpm_put_port(struct ata_port *ap)
  223. {
  224. pm_runtime_put(ap->dev);
  225. }
  226. static ssize_t ahci_show_host_caps(struct device *dev,
  227. struct device_attribute *attr, char *buf)
  228. {
  229. struct Scsi_Host *shost = class_to_shost(dev);
  230. struct ata_port *ap = ata_shost_to_port(shost);
  231. struct ahci_host_priv *hpriv = ap->host->private_data;
  232. return sprintf(buf, "%x\n", hpriv->cap);
  233. }
  234. static ssize_t ahci_show_host_cap2(struct device *dev,
  235. struct device_attribute *attr, char *buf)
  236. {
  237. struct Scsi_Host *shost = class_to_shost(dev);
  238. struct ata_port *ap = ata_shost_to_port(shost);
  239. struct ahci_host_priv *hpriv = ap->host->private_data;
  240. return sprintf(buf, "%x\n", hpriv->cap2);
  241. }
  242. static ssize_t ahci_show_host_version(struct device *dev,
  243. struct device_attribute *attr, char *buf)
  244. {
  245. struct Scsi_Host *shost = class_to_shost(dev);
  246. struct ata_port *ap = ata_shost_to_port(shost);
  247. struct ahci_host_priv *hpriv = ap->host->private_data;
  248. return sprintf(buf, "%x\n", hpriv->version);
  249. }
  250. static ssize_t ahci_show_port_cmd(struct device *dev,
  251. struct device_attribute *attr, char *buf)
  252. {
  253. struct Scsi_Host *shost = class_to_shost(dev);
  254. struct ata_port *ap = ata_shost_to_port(shost);
  255. void __iomem *port_mmio = ahci_port_base(ap);
  256. ssize_t ret;
  257. ahci_rpm_get_port(ap);
  258. ret = sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
  259. ahci_rpm_put_port(ap);
  260. return ret;
  261. }
  262. static ssize_t ahci_read_em_buffer(struct device *dev,
  263. struct device_attribute *attr, char *buf)
  264. {
  265. struct Scsi_Host *shost = class_to_shost(dev);
  266. struct ata_port *ap = ata_shost_to_port(shost);
  267. struct ahci_host_priv *hpriv = ap->host->private_data;
  268. void __iomem *mmio = hpriv->mmio;
  269. void __iomem *em_mmio = mmio + hpriv->em_loc;
  270. u32 em_ctl, msg;
  271. unsigned long flags;
  272. size_t count;
  273. int i;
  274. ahci_rpm_get_port(ap);
  275. spin_lock_irqsave(ap->lock, flags);
  276. em_ctl = readl(mmio + HOST_EM_CTL);
  277. if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
  278. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
  279. spin_unlock_irqrestore(ap->lock, flags);
  280. ahci_rpm_put_port(ap);
  281. return -EINVAL;
  282. }
  283. if (!(em_ctl & EM_CTL_MR)) {
  284. spin_unlock_irqrestore(ap->lock, flags);
  285. ahci_rpm_put_port(ap);
  286. return -EAGAIN;
  287. }
  288. if (!(em_ctl & EM_CTL_SMB))
  289. em_mmio += hpriv->em_buf_sz;
  290. count = hpriv->em_buf_sz;
  291. /* the count should not be larger than PAGE_SIZE */
  292. if (count > PAGE_SIZE) {
  293. if (printk_ratelimit())
  294. ata_port_warn(ap,
  295. "EM read buffer size too large: "
  296. "buffer size %u, page size %lu\n",
  297. hpriv->em_buf_sz, PAGE_SIZE);
  298. count = PAGE_SIZE;
  299. }
  300. for (i = 0; i < count; i += 4) {
  301. msg = readl(em_mmio + i);
  302. buf[i] = msg & 0xff;
  303. buf[i + 1] = (msg >> 8) & 0xff;
  304. buf[i + 2] = (msg >> 16) & 0xff;
  305. buf[i + 3] = (msg >> 24) & 0xff;
  306. }
  307. spin_unlock_irqrestore(ap->lock, flags);
  308. ahci_rpm_put_port(ap);
  309. return i;
  310. }
  311. static ssize_t ahci_store_em_buffer(struct device *dev,
  312. struct device_attribute *attr,
  313. const char *buf, size_t size)
  314. {
  315. struct Scsi_Host *shost = class_to_shost(dev);
  316. struct ata_port *ap = ata_shost_to_port(shost);
  317. struct ahci_host_priv *hpriv = ap->host->private_data;
  318. void __iomem *mmio = hpriv->mmio;
  319. void __iomem *em_mmio = mmio + hpriv->em_loc;
  320. const unsigned char *msg_buf = buf;
  321. u32 em_ctl, msg;
  322. unsigned long flags;
  323. int i;
  324. /* check size validity */
  325. if (!(ap->flags & ATA_FLAG_EM) ||
  326. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
  327. size % 4 || size > hpriv->em_buf_sz)
  328. return -EINVAL;
  329. ahci_rpm_get_port(ap);
  330. spin_lock_irqsave(ap->lock, flags);
  331. em_ctl = readl(mmio + HOST_EM_CTL);
  332. if (em_ctl & EM_CTL_TM) {
  333. spin_unlock_irqrestore(ap->lock, flags);
  334. ahci_rpm_put_port(ap);
  335. return -EBUSY;
  336. }
  337. for (i = 0; i < size; i += 4) {
  338. msg = msg_buf[i] | msg_buf[i + 1] << 8 |
  339. msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
  340. writel(msg, em_mmio + i);
  341. }
  342. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  343. spin_unlock_irqrestore(ap->lock, flags);
  344. ahci_rpm_put_port(ap);
  345. return size;
  346. }
  347. static ssize_t ahci_show_em_supported(struct device *dev,
  348. struct device_attribute *attr, char *buf)
  349. {
  350. struct Scsi_Host *shost = class_to_shost(dev);
  351. struct ata_port *ap = ata_shost_to_port(shost);
  352. struct ahci_host_priv *hpriv = ap->host->private_data;
  353. void __iomem *mmio = hpriv->mmio;
  354. u32 em_ctl;
  355. ahci_rpm_get_port(ap);
  356. em_ctl = readl(mmio + HOST_EM_CTL);
  357. ahci_rpm_put_port(ap);
  358. return sprintf(buf, "%s%s%s%s\n",
  359. em_ctl & EM_CTL_LED ? "led " : "",
  360. em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
  361. em_ctl & EM_CTL_SES ? "ses-2 " : "",
  362. em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
  363. }
  364. /**
  365. * ahci_save_initial_config - Save and fixup initial config values
  366. * @dev: target AHCI device
  367. * @hpriv: host private area to store config values
  368. *
  369. * Some registers containing configuration info might be setup by
  370. * BIOS and might be cleared on reset. This function saves the
  371. * initial values of those registers into @hpriv such that they
  372. * can be restored after controller reset.
  373. *
  374. * If inconsistent, config values are fixed up by this function.
  375. *
  376. * If it is not set already this function sets hpriv->start_engine to
  377. * ahci_start_engine.
  378. *
  379. * LOCKING:
  380. * None.
  381. */
  382. void ahci_save_initial_config(struct device *dev, struct ahci_host_priv *hpriv)
  383. {
  384. void __iomem *mmio = hpriv->mmio;
  385. u32 cap, cap2, vers, port_map;
  386. int i;
  387. /* make sure AHCI mode is enabled before accessing CAP */
  388. ahci_enable_ahci(mmio);
  389. /* Values prefixed with saved_ are written back to host after
  390. * reset. Values without are used for driver operation.
  391. */
  392. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  393. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  394. /* CAP2 register is only defined for AHCI 1.2 and later */
  395. vers = readl(mmio + HOST_VERSION);
  396. if ((vers >> 16) > 1 ||
  397. ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
  398. hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
  399. else
  400. hpriv->saved_cap2 = cap2 = 0;
  401. /* some chips have errata preventing 64bit use */
  402. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  403. dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
  404. cap &= ~HOST_CAP_64;
  405. }
  406. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  407. dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
  408. cap &= ~HOST_CAP_NCQ;
  409. }
  410. if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
  411. dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
  412. cap |= HOST_CAP_NCQ;
  413. }
  414. if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  415. dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
  416. cap &= ~HOST_CAP_PMP;
  417. }
  418. if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
  419. dev_info(dev,
  420. "controller can't do SNTF, turning off CAP_SNTF\n");
  421. cap &= ~HOST_CAP_SNTF;
  422. }
  423. if ((cap2 & HOST_CAP2_SDS) && (hpriv->flags & AHCI_HFLAG_NO_DEVSLP)) {
  424. dev_info(dev,
  425. "controller can't do DEVSLP, turning off\n");
  426. cap2 &= ~HOST_CAP2_SDS;
  427. cap2 &= ~HOST_CAP2_SADM;
  428. }
  429. if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
  430. dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
  431. cap |= HOST_CAP_FBS;
  432. }
  433. if ((cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_NO_FBS)) {
  434. dev_info(dev, "controller can't do FBS, turning off CAP_FBS\n");
  435. cap &= ~HOST_CAP_FBS;
  436. }
  437. if (hpriv->force_port_map && port_map != hpriv->force_port_map) {
  438. dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
  439. port_map, hpriv->force_port_map);
  440. port_map = hpriv->force_port_map;
  441. hpriv->saved_port_map = port_map;
  442. }
  443. if (hpriv->mask_port_map) {
  444. dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
  445. port_map,
  446. port_map & hpriv->mask_port_map);
  447. port_map &= hpriv->mask_port_map;
  448. }
  449. /* cross check port_map and cap.n_ports */
  450. if (port_map) {
  451. int map_ports = 0;
  452. for (i = 0; i < AHCI_MAX_PORTS; i++)
  453. if (port_map & (1 << i))
  454. map_ports++;
  455. /* If PI has more ports than n_ports, whine, clear
  456. * port_map and let it be generated from n_ports.
  457. */
  458. if (map_ports > ahci_nr_ports(cap)) {
  459. dev_warn(dev,
  460. "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
  461. port_map, ahci_nr_ports(cap));
  462. port_map = 0;
  463. }
  464. }
  465. /* fabricate port_map from cap.nr_ports for < AHCI 1.3 */
  466. if (!port_map && vers < 0x10300) {
  467. port_map = (1 << ahci_nr_ports(cap)) - 1;
  468. dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
  469. /* write the fixed up value to the PI register */
  470. hpriv->saved_port_map = port_map;
  471. }
  472. /* record values to use during operation */
  473. hpriv->cap = cap;
  474. hpriv->cap2 = cap2;
  475. hpriv->version = readl(mmio + HOST_VERSION);
  476. hpriv->port_map = port_map;
  477. if (!hpriv->start_engine)
  478. hpriv->start_engine = ahci_start_engine;
  479. if (!hpriv->irq_handler)
  480. hpriv->irq_handler = ahci_single_level_irq_intr;
  481. }
  482. EXPORT_SYMBOL_GPL(ahci_save_initial_config);
  483. /**
  484. * ahci_restore_initial_config - Restore initial config
  485. * @host: target ATA host
  486. *
  487. * Restore initial config stored by ahci_save_initial_config().
  488. *
  489. * LOCKING:
  490. * None.
  491. */
  492. static void ahci_restore_initial_config(struct ata_host *host)
  493. {
  494. struct ahci_host_priv *hpriv = host->private_data;
  495. void __iomem *mmio = hpriv->mmio;
  496. writel(hpriv->saved_cap, mmio + HOST_CAP);
  497. if (hpriv->saved_cap2)
  498. writel(hpriv->saved_cap2, mmio + HOST_CAP2);
  499. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  500. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  501. }
  502. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  503. {
  504. static const int offset[] = {
  505. [SCR_STATUS] = PORT_SCR_STAT,
  506. [SCR_CONTROL] = PORT_SCR_CTL,
  507. [SCR_ERROR] = PORT_SCR_ERR,
  508. [SCR_ACTIVE] = PORT_SCR_ACT,
  509. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  510. };
  511. struct ahci_host_priv *hpriv = ap->host->private_data;
  512. if (sc_reg < ARRAY_SIZE(offset) &&
  513. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  514. return offset[sc_reg];
  515. return 0;
  516. }
  517. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  518. {
  519. void __iomem *port_mmio = ahci_port_base(link->ap);
  520. int offset = ahci_scr_offset(link->ap, sc_reg);
  521. if (offset) {
  522. *val = readl(port_mmio + offset);
  523. return 0;
  524. }
  525. return -EINVAL;
  526. }
  527. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  528. {
  529. void __iomem *port_mmio = ahci_port_base(link->ap);
  530. int offset = ahci_scr_offset(link->ap, sc_reg);
  531. if (offset) {
  532. writel(val, port_mmio + offset);
  533. return 0;
  534. }
  535. return -EINVAL;
  536. }
  537. void ahci_start_engine(struct ata_port *ap)
  538. {
  539. void __iomem *port_mmio = ahci_port_base(ap);
  540. u32 tmp;
  541. /* start DMA */
  542. tmp = readl(port_mmio + PORT_CMD);
  543. tmp |= PORT_CMD_START;
  544. writel(tmp, port_mmio + PORT_CMD);
  545. readl(port_mmio + PORT_CMD); /* flush */
  546. }
  547. EXPORT_SYMBOL_GPL(ahci_start_engine);
  548. int ahci_stop_engine(struct ata_port *ap)
  549. {
  550. void __iomem *port_mmio = ahci_port_base(ap);
  551. struct ahci_host_priv *hpriv = ap->host->private_data;
  552. u32 tmp;
  553. /*
  554. * On some controllers, stopping a port's DMA engine while the port
  555. * is in ALPM state (partial or slumber) results in failures on
  556. * subsequent DMA engine starts. For those controllers, put the
  557. * port back in active state before stopping its DMA engine.
  558. */
  559. if ((hpriv->flags & AHCI_HFLAG_WAKE_BEFORE_STOP) &&
  560. (ap->link.lpm_policy > ATA_LPM_MAX_POWER) &&
  561. ahci_set_lpm(&ap->link, ATA_LPM_MAX_POWER, ATA_LPM_WAKE_ONLY)) {
  562. dev_err(ap->host->dev, "Failed to wake up port before engine stop\n");
  563. return -EIO;
  564. }
  565. tmp = readl(port_mmio + PORT_CMD);
  566. /* check if the HBA is idle */
  567. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  568. return 0;
  569. /* setting HBA to idle */
  570. tmp &= ~PORT_CMD_START;
  571. writel(tmp, port_mmio + PORT_CMD);
  572. /* wait for engine to stop. This could be as long as 500 msec */
  573. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  574. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  575. if (tmp & PORT_CMD_LIST_ON)
  576. return -EIO;
  577. return 0;
  578. }
  579. EXPORT_SYMBOL_GPL(ahci_stop_engine);
  580. void ahci_start_fis_rx(struct ata_port *ap)
  581. {
  582. void __iomem *port_mmio = ahci_port_base(ap);
  583. struct ahci_host_priv *hpriv = ap->host->private_data;
  584. struct ahci_port_priv *pp = ap->private_data;
  585. u32 tmp;
  586. /* set FIS registers */
  587. if (hpriv->cap & HOST_CAP_64)
  588. writel((pp->cmd_slot_dma >> 16) >> 16,
  589. port_mmio + PORT_LST_ADDR_HI);
  590. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  591. if (hpriv->cap & HOST_CAP_64)
  592. writel((pp->rx_fis_dma >> 16) >> 16,
  593. port_mmio + PORT_FIS_ADDR_HI);
  594. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  595. /* enable FIS reception */
  596. tmp = readl(port_mmio + PORT_CMD);
  597. tmp |= PORT_CMD_FIS_RX;
  598. writel(tmp, port_mmio + PORT_CMD);
  599. /* flush */
  600. readl(port_mmio + PORT_CMD);
  601. }
  602. EXPORT_SYMBOL_GPL(ahci_start_fis_rx);
  603. static int ahci_stop_fis_rx(struct ata_port *ap)
  604. {
  605. void __iomem *port_mmio = ahci_port_base(ap);
  606. u32 tmp;
  607. /* disable FIS reception */
  608. tmp = readl(port_mmio + PORT_CMD);
  609. tmp &= ~PORT_CMD_FIS_RX;
  610. writel(tmp, port_mmio + PORT_CMD);
  611. /* wait for completion, spec says 500ms, give it 1000 */
  612. tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  613. PORT_CMD_FIS_ON, 10, 1000);
  614. if (tmp & PORT_CMD_FIS_ON)
  615. return -EBUSY;
  616. return 0;
  617. }
  618. static void ahci_power_up(struct ata_port *ap)
  619. {
  620. struct ahci_host_priv *hpriv = ap->host->private_data;
  621. void __iomem *port_mmio = ahci_port_base(ap);
  622. u32 cmd;
  623. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  624. /* spin up device */
  625. if (hpriv->cap & HOST_CAP_SSS) {
  626. cmd |= PORT_CMD_SPIN_UP;
  627. writel(cmd, port_mmio + PORT_CMD);
  628. }
  629. /* wake up link */
  630. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  631. }
  632. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  633. unsigned int hints)
  634. {
  635. struct ata_port *ap = link->ap;
  636. struct ahci_host_priv *hpriv = ap->host->private_data;
  637. struct ahci_port_priv *pp = ap->private_data;
  638. void __iomem *port_mmio = ahci_port_base(ap);
  639. if (policy != ATA_LPM_MAX_POWER) {
  640. /* wakeup flag only applies to the max power policy */
  641. hints &= ~ATA_LPM_WAKE_ONLY;
  642. /*
  643. * Disable interrupts on Phy Ready. This keeps us from
  644. * getting woken up due to spurious phy ready
  645. * interrupts.
  646. */
  647. pp->intr_mask &= ~PORT_IRQ_PHYRDY;
  648. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  649. sata_link_scr_lpm(link, policy, false);
  650. }
  651. if (hpriv->cap & HOST_CAP_ALPM) {
  652. u32 cmd = readl(port_mmio + PORT_CMD);
  653. if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
  654. if (!(hints & ATA_LPM_WAKE_ONLY))
  655. cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
  656. cmd |= PORT_CMD_ICC_ACTIVE;
  657. writel(cmd, port_mmio + PORT_CMD);
  658. readl(port_mmio + PORT_CMD);
  659. /* wait 10ms to be sure we've come out of LPM state */
  660. ata_msleep(ap, 10);
  661. if (hints & ATA_LPM_WAKE_ONLY)
  662. return 0;
  663. } else {
  664. cmd |= PORT_CMD_ALPE;
  665. if (policy == ATA_LPM_MIN_POWER)
  666. cmd |= PORT_CMD_ASP;
  667. /* write out new cmd value */
  668. writel(cmd, port_mmio + PORT_CMD);
  669. }
  670. }
  671. /* set aggressive device sleep */
  672. if ((hpriv->cap2 & HOST_CAP2_SDS) &&
  673. (hpriv->cap2 & HOST_CAP2_SADM) &&
  674. (link->device->flags & ATA_DFLAG_DEVSLP)) {
  675. if (policy == ATA_LPM_MIN_POWER)
  676. ahci_set_aggressive_devslp(ap, true);
  677. else
  678. ahci_set_aggressive_devslp(ap, false);
  679. }
  680. if (policy == ATA_LPM_MAX_POWER) {
  681. sata_link_scr_lpm(link, policy, false);
  682. /* turn PHYRDY IRQ back on */
  683. pp->intr_mask |= PORT_IRQ_PHYRDY;
  684. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  685. }
  686. return 0;
  687. }
  688. #ifdef CONFIG_PM
  689. static void ahci_power_down(struct ata_port *ap)
  690. {
  691. struct ahci_host_priv *hpriv = ap->host->private_data;
  692. void __iomem *port_mmio = ahci_port_base(ap);
  693. u32 cmd, scontrol;
  694. if (!(hpriv->cap & HOST_CAP_SSS))
  695. return;
  696. /* put device into listen mode, first set PxSCTL.DET to 0 */
  697. scontrol = readl(port_mmio + PORT_SCR_CTL);
  698. scontrol &= ~0xf;
  699. writel(scontrol, port_mmio + PORT_SCR_CTL);
  700. /* then set PxCMD.SUD to 0 */
  701. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  702. cmd &= ~PORT_CMD_SPIN_UP;
  703. writel(cmd, port_mmio + PORT_CMD);
  704. }
  705. #endif
  706. static void ahci_start_port(struct ata_port *ap)
  707. {
  708. struct ahci_host_priv *hpriv = ap->host->private_data;
  709. struct ahci_port_priv *pp = ap->private_data;
  710. struct ata_link *link;
  711. struct ahci_em_priv *emp;
  712. ssize_t rc;
  713. int i;
  714. /* enable FIS reception */
  715. ahci_start_fis_rx(ap);
  716. /* enable DMA */
  717. if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
  718. hpriv->start_engine(ap);
  719. /* turn on LEDs */
  720. if (ap->flags & ATA_FLAG_EM) {
  721. ata_for_each_link(link, ap, EDGE) {
  722. emp = &pp->em_priv[link->pmp];
  723. /* EM Transmit bit maybe busy during init */
  724. for (i = 0; i < EM_MAX_RETRY; i++) {
  725. rc = ap->ops->transmit_led_message(ap,
  726. emp->led_state,
  727. 4);
  728. /*
  729. * If busy, give a breather but do not
  730. * release EH ownership by using msleep()
  731. * instead of ata_msleep(). EM Transmit
  732. * bit is busy for the whole host and
  733. * releasing ownership will cause other
  734. * ports to fail the same way.
  735. */
  736. if (rc == -EBUSY)
  737. msleep(1);
  738. else
  739. break;
  740. }
  741. }
  742. }
  743. if (ap->flags & ATA_FLAG_SW_ACTIVITY)
  744. ata_for_each_link(link, ap, EDGE)
  745. ahci_init_sw_activity(link);
  746. }
  747. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  748. {
  749. int rc;
  750. /* disable DMA */
  751. rc = ahci_stop_engine(ap);
  752. if (rc) {
  753. *emsg = "failed to stop engine";
  754. return rc;
  755. }
  756. /* disable FIS reception */
  757. rc = ahci_stop_fis_rx(ap);
  758. if (rc) {
  759. *emsg = "failed stop FIS RX";
  760. return rc;
  761. }
  762. return 0;
  763. }
  764. int ahci_reset_controller(struct ata_host *host)
  765. {
  766. struct ahci_host_priv *hpriv = host->private_data;
  767. void __iomem *mmio = hpriv->mmio;
  768. u32 tmp;
  769. /* we must be in AHCI mode, before using anything
  770. * AHCI-specific, such as HOST_RESET.
  771. */
  772. ahci_enable_ahci(mmio);
  773. /* global controller reset */
  774. if (!ahci_skip_host_reset) {
  775. tmp = readl(mmio + HOST_CTL);
  776. if ((tmp & HOST_RESET) == 0) {
  777. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  778. readl(mmio + HOST_CTL); /* flush */
  779. }
  780. /*
  781. * to perform host reset, OS should set HOST_RESET
  782. * and poll until this bit is read to be "0".
  783. * reset must complete within 1 second, or
  784. * the hardware should be considered fried.
  785. */
  786. tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
  787. HOST_RESET, 10, 1000);
  788. if (tmp & HOST_RESET) {
  789. dev_err(host->dev, "controller reset failed (0x%x)\n",
  790. tmp);
  791. return -EIO;
  792. }
  793. /* turn on AHCI mode */
  794. ahci_enable_ahci(mmio);
  795. /* Some registers might be cleared on reset. Restore
  796. * initial values.
  797. */
  798. ahci_restore_initial_config(host);
  799. } else
  800. dev_info(host->dev, "skipping global host reset\n");
  801. return 0;
  802. }
  803. EXPORT_SYMBOL_GPL(ahci_reset_controller);
  804. static void ahci_sw_activity(struct ata_link *link)
  805. {
  806. struct ata_port *ap = link->ap;
  807. struct ahci_port_priv *pp = ap->private_data;
  808. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  809. if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
  810. return;
  811. emp->activity++;
  812. if (!timer_pending(&emp->timer))
  813. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
  814. }
  815. static void ahci_sw_activity_blink(unsigned long arg)
  816. {
  817. struct ata_link *link = (struct ata_link *)arg;
  818. struct ata_port *ap = link->ap;
  819. struct ahci_port_priv *pp = ap->private_data;
  820. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  821. unsigned long led_message = emp->led_state;
  822. u32 activity_led_state;
  823. unsigned long flags;
  824. led_message &= EM_MSG_LED_VALUE;
  825. led_message |= ap->port_no | (link->pmp << 8);
  826. /* check to see if we've had activity. If so,
  827. * toggle state of LED and reset timer. If not,
  828. * turn LED to desired idle state.
  829. */
  830. spin_lock_irqsave(ap->lock, flags);
  831. if (emp->saved_activity != emp->activity) {
  832. emp->saved_activity = emp->activity;
  833. /* get the current LED state */
  834. activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
  835. if (activity_led_state)
  836. activity_led_state = 0;
  837. else
  838. activity_led_state = 1;
  839. /* clear old state */
  840. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  841. /* toggle state */
  842. led_message |= (activity_led_state << 16);
  843. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
  844. } else {
  845. /* switch to idle */
  846. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  847. if (emp->blink_policy == BLINK_OFF)
  848. led_message |= (1 << 16);
  849. }
  850. spin_unlock_irqrestore(ap->lock, flags);
  851. ap->ops->transmit_led_message(ap, led_message, 4);
  852. }
  853. static void ahci_init_sw_activity(struct ata_link *link)
  854. {
  855. struct ata_port *ap = link->ap;
  856. struct ahci_port_priv *pp = ap->private_data;
  857. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  858. /* init activity stats, setup timer */
  859. emp->saved_activity = emp->activity = 0;
  860. setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
  861. /* check our blink policy and set flag for link if it's enabled */
  862. if (emp->blink_policy)
  863. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  864. }
  865. int ahci_reset_em(struct ata_host *host)
  866. {
  867. struct ahci_host_priv *hpriv = host->private_data;
  868. void __iomem *mmio = hpriv->mmio;
  869. u32 em_ctl;
  870. em_ctl = readl(mmio + HOST_EM_CTL);
  871. if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
  872. return -EINVAL;
  873. writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
  874. return 0;
  875. }
  876. EXPORT_SYMBOL_GPL(ahci_reset_em);
  877. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  878. ssize_t size)
  879. {
  880. struct ahci_host_priv *hpriv = ap->host->private_data;
  881. struct ahci_port_priv *pp = ap->private_data;
  882. void __iomem *mmio = hpriv->mmio;
  883. u32 em_ctl;
  884. u32 message[] = {0, 0};
  885. unsigned long flags;
  886. int pmp;
  887. struct ahci_em_priv *emp;
  888. /* get the slot number from the message */
  889. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  890. if (pmp < EM_MAX_SLOTS)
  891. emp = &pp->em_priv[pmp];
  892. else
  893. return -EINVAL;
  894. ahci_rpm_get_port(ap);
  895. spin_lock_irqsave(ap->lock, flags);
  896. /*
  897. * if we are still busy transmitting a previous message,
  898. * do not allow
  899. */
  900. em_ctl = readl(mmio + HOST_EM_CTL);
  901. if (em_ctl & EM_CTL_TM) {
  902. spin_unlock_irqrestore(ap->lock, flags);
  903. ahci_rpm_put_port(ap);
  904. return -EBUSY;
  905. }
  906. if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
  907. /*
  908. * create message header - this is all zero except for
  909. * the message size, which is 4 bytes.
  910. */
  911. message[0] |= (4 << 8);
  912. /* ignore 0:4 of byte zero, fill in port info yourself */
  913. message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
  914. /* write message to EM_LOC */
  915. writel(message[0], mmio + hpriv->em_loc);
  916. writel(message[1], mmio + hpriv->em_loc+4);
  917. /*
  918. * tell hardware to transmit the message
  919. */
  920. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  921. }
  922. /* save off new led state for port/slot */
  923. emp->led_state = state;
  924. spin_unlock_irqrestore(ap->lock, flags);
  925. ahci_rpm_put_port(ap);
  926. return size;
  927. }
  928. static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
  929. {
  930. struct ahci_port_priv *pp = ap->private_data;
  931. struct ata_link *link;
  932. struct ahci_em_priv *emp;
  933. int rc = 0;
  934. ata_for_each_link(link, ap, EDGE) {
  935. emp = &pp->em_priv[link->pmp];
  936. rc += sprintf(buf, "%lx\n", emp->led_state);
  937. }
  938. return rc;
  939. }
  940. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  941. size_t size)
  942. {
  943. unsigned int state;
  944. int pmp;
  945. struct ahci_port_priv *pp = ap->private_data;
  946. struct ahci_em_priv *emp;
  947. if (kstrtouint(buf, 0, &state) < 0)
  948. return -EINVAL;
  949. /* get the slot number from the message */
  950. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  951. if (pmp < EM_MAX_SLOTS)
  952. emp = &pp->em_priv[pmp];
  953. else
  954. return -EINVAL;
  955. /* mask off the activity bits if we are in sw_activity
  956. * mode, user should turn off sw_activity before setting
  957. * activity led through em_message
  958. */
  959. if (emp->blink_policy)
  960. state &= ~EM_MSG_LED_VALUE_ACTIVITY;
  961. return ap->ops->transmit_led_message(ap, state, size);
  962. }
  963. static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
  964. {
  965. struct ata_link *link = dev->link;
  966. struct ata_port *ap = link->ap;
  967. struct ahci_port_priv *pp = ap->private_data;
  968. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  969. u32 port_led_state = emp->led_state;
  970. /* save the desired Activity LED behavior */
  971. if (val == OFF) {
  972. /* clear LFLAG */
  973. link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
  974. /* set the LED to OFF */
  975. port_led_state &= EM_MSG_LED_VALUE_OFF;
  976. port_led_state |= (ap->port_no | (link->pmp << 8));
  977. ap->ops->transmit_led_message(ap, port_led_state, 4);
  978. } else {
  979. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  980. if (val == BLINK_OFF) {
  981. /* set LED to ON for idle */
  982. port_led_state &= EM_MSG_LED_VALUE_OFF;
  983. port_led_state |= (ap->port_no | (link->pmp << 8));
  984. port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
  985. ap->ops->transmit_led_message(ap, port_led_state, 4);
  986. }
  987. }
  988. emp->blink_policy = val;
  989. return 0;
  990. }
  991. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
  992. {
  993. struct ata_link *link = dev->link;
  994. struct ata_port *ap = link->ap;
  995. struct ahci_port_priv *pp = ap->private_data;
  996. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  997. /* display the saved value of activity behavior for this
  998. * disk.
  999. */
  1000. return sprintf(buf, "%d\n", emp->blink_policy);
  1001. }
  1002. static void ahci_port_init(struct device *dev, struct ata_port *ap,
  1003. int port_no, void __iomem *mmio,
  1004. void __iomem *port_mmio)
  1005. {
  1006. struct ahci_host_priv *hpriv = ap->host->private_data;
  1007. const char *emsg = NULL;
  1008. int rc;
  1009. u32 tmp;
  1010. /* make sure port is not active */
  1011. rc = ahci_deinit_port(ap, &emsg);
  1012. if (rc)
  1013. dev_warn(dev, "%s (%d)\n", emsg, rc);
  1014. /* clear SError */
  1015. tmp = readl(port_mmio + PORT_SCR_ERR);
  1016. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  1017. writel(tmp, port_mmio + PORT_SCR_ERR);
  1018. /* clear port IRQ */
  1019. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1020. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  1021. if (tmp)
  1022. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1023. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  1024. /* mark esata ports */
  1025. tmp = readl(port_mmio + PORT_CMD);
  1026. if ((tmp & PORT_CMD_ESP) && (hpriv->cap & HOST_CAP_SXS))
  1027. ap->pflags |= ATA_PFLAG_EXTERNAL;
  1028. }
  1029. void ahci_init_controller(struct ata_host *host)
  1030. {
  1031. struct ahci_host_priv *hpriv = host->private_data;
  1032. void __iomem *mmio = hpriv->mmio;
  1033. int i;
  1034. void __iomem *port_mmio;
  1035. u32 tmp;
  1036. for (i = 0; i < host->n_ports; i++) {
  1037. struct ata_port *ap = host->ports[i];
  1038. port_mmio = ahci_port_base(ap);
  1039. if (ata_port_is_dummy(ap))
  1040. continue;
  1041. ahci_port_init(host->dev, ap, i, mmio, port_mmio);
  1042. }
  1043. tmp = readl(mmio + HOST_CTL);
  1044. VPRINTK("HOST_CTL 0x%x\n", tmp);
  1045. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  1046. tmp = readl(mmio + HOST_CTL);
  1047. VPRINTK("HOST_CTL 0x%x\n", tmp);
  1048. }
  1049. EXPORT_SYMBOL_GPL(ahci_init_controller);
  1050. static void ahci_dev_config(struct ata_device *dev)
  1051. {
  1052. struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
  1053. if (hpriv->flags & AHCI_HFLAG_SECT255) {
  1054. dev->max_sectors = 255;
  1055. ata_dev_info(dev,
  1056. "SB600 AHCI: limiting to 255 sectors per cmd\n");
  1057. }
  1058. }
  1059. unsigned int ahci_dev_classify(struct ata_port *ap)
  1060. {
  1061. void __iomem *port_mmio = ahci_port_base(ap);
  1062. struct ata_taskfile tf;
  1063. u32 tmp;
  1064. tmp = readl(port_mmio + PORT_SIG);
  1065. tf.lbah = (tmp >> 24) & 0xff;
  1066. tf.lbam = (tmp >> 16) & 0xff;
  1067. tf.lbal = (tmp >> 8) & 0xff;
  1068. tf.nsect = (tmp) & 0xff;
  1069. return ata_dev_classify(&tf);
  1070. }
  1071. EXPORT_SYMBOL_GPL(ahci_dev_classify);
  1072. void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  1073. u32 opts)
  1074. {
  1075. dma_addr_t cmd_tbl_dma;
  1076. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  1077. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  1078. pp->cmd_slot[tag].status = 0;
  1079. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  1080. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  1081. }
  1082. EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
  1083. int ahci_kick_engine(struct ata_port *ap)
  1084. {
  1085. void __iomem *port_mmio = ahci_port_base(ap);
  1086. struct ahci_host_priv *hpriv = ap->host->private_data;
  1087. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1088. u32 tmp;
  1089. int busy, rc;
  1090. /* stop engine */
  1091. rc = ahci_stop_engine(ap);
  1092. if (rc)
  1093. goto out_restart;
  1094. /* need to do CLO?
  1095. * always do CLO if PMP is attached (AHCI-1.3 9.2)
  1096. */
  1097. busy = status & (ATA_BUSY | ATA_DRQ);
  1098. if (!busy && !sata_pmp_attached(ap)) {
  1099. rc = 0;
  1100. goto out_restart;
  1101. }
  1102. if (!(hpriv->cap & HOST_CAP_CLO)) {
  1103. rc = -EOPNOTSUPP;
  1104. goto out_restart;
  1105. }
  1106. /* perform CLO */
  1107. tmp = readl(port_mmio + PORT_CMD);
  1108. tmp |= PORT_CMD_CLO;
  1109. writel(tmp, port_mmio + PORT_CMD);
  1110. rc = 0;
  1111. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  1112. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  1113. if (tmp & PORT_CMD_CLO)
  1114. rc = -EIO;
  1115. /* restart engine */
  1116. out_restart:
  1117. hpriv->start_engine(ap);
  1118. return rc;
  1119. }
  1120. EXPORT_SYMBOL_GPL(ahci_kick_engine);
  1121. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  1122. struct ata_taskfile *tf, int is_cmd, u16 flags,
  1123. unsigned long timeout_msec)
  1124. {
  1125. const u32 cmd_fis_len = 5; /* five dwords */
  1126. struct ahci_port_priv *pp = ap->private_data;
  1127. void __iomem *port_mmio = ahci_port_base(ap);
  1128. u8 *fis = pp->cmd_tbl;
  1129. u32 tmp;
  1130. /* prep the command */
  1131. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  1132. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  1133. /* set port value for softreset of Port Multiplier */
  1134. if (pp->fbs_enabled && pp->fbs_last_dev != pmp) {
  1135. tmp = readl(port_mmio + PORT_FBS);
  1136. tmp &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
  1137. tmp |= pmp << PORT_FBS_DEV_OFFSET;
  1138. writel(tmp, port_mmio + PORT_FBS);
  1139. pp->fbs_last_dev = pmp;
  1140. }
  1141. /* issue & wait */
  1142. writel(1, port_mmio + PORT_CMD_ISSUE);
  1143. if (timeout_msec) {
  1144. tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
  1145. 0x1, 0x1, 1, timeout_msec);
  1146. if (tmp & 0x1) {
  1147. ahci_kick_engine(ap);
  1148. return -EBUSY;
  1149. }
  1150. } else
  1151. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1152. return 0;
  1153. }
  1154. int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  1155. int pmp, unsigned long deadline,
  1156. int (*check_ready)(struct ata_link *link))
  1157. {
  1158. struct ata_port *ap = link->ap;
  1159. struct ahci_host_priv *hpriv = ap->host->private_data;
  1160. struct ahci_port_priv *pp = ap->private_data;
  1161. const char *reason = NULL;
  1162. unsigned long now, msecs;
  1163. struct ata_taskfile tf;
  1164. bool fbs_disabled = false;
  1165. int rc;
  1166. DPRINTK("ENTER\n");
  1167. /* prepare for SRST (AHCI-1.1 10.4.1) */
  1168. rc = ahci_kick_engine(ap);
  1169. if (rc && rc != -EOPNOTSUPP)
  1170. ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
  1171. /*
  1172. * According to AHCI-1.2 9.3.9: if FBS is enable, software shall
  1173. * clear PxFBS.EN to '0' prior to issuing software reset to devices
  1174. * that is attached to port multiplier.
  1175. */
  1176. if (!ata_is_host_link(link) && pp->fbs_enabled) {
  1177. ahci_disable_fbs(ap);
  1178. fbs_disabled = true;
  1179. }
  1180. ata_tf_init(link->device, &tf);
  1181. /* issue the first D2H Register FIS */
  1182. msecs = 0;
  1183. now = jiffies;
  1184. if (time_after(deadline, now))
  1185. msecs = jiffies_to_msecs(deadline - now);
  1186. tf.ctl |= ATA_SRST;
  1187. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  1188. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  1189. rc = -EIO;
  1190. reason = "1st FIS failed";
  1191. goto fail;
  1192. }
  1193. /* spec says at least 5us, but be generous and sleep for 1ms */
  1194. ata_msleep(ap, 1);
  1195. /* issue the second D2H Register FIS */
  1196. tf.ctl &= ~ATA_SRST;
  1197. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  1198. /* wait for link to become ready */
  1199. rc = ata_wait_after_reset(link, deadline, check_ready);
  1200. if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
  1201. /*
  1202. * Workaround for cases where link online status can't
  1203. * be trusted. Treat device readiness timeout as link
  1204. * offline.
  1205. */
  1206. ata_link_info(link, "device not ready, treating as offline\n");
  1207. *class = ATA_DEV_NONE;
  1208. } else if (rc) {
  1209. /* link occupied, -ENODEV too is an error */
  1210. reason = "device not ready";
  1211. goto fail;
  1212. } else
  1213. *class = ahci_dev_classify(ap);
  1214. /* re-enable FBS if disabled before */
  1215. if (fbs_disabled)
  1216. ahci_enable_fbs(ap);
  1217. DPRINTK("EXIT, class=%u\n", *class);
  1218. return 0;
  1219. fail:
  1220. ata_link_err(link, "softreset failed (%s)\n", reason);
  1221. return rc;
  1222. }
  1223. int ahci_check_ready(struct ata_link *link)
  1224. {
  1225. void __iomem *port_mmio = ahci_port_base(link->ap);
  1226. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1227. return ata_check_ready(status);
  1228. }
  1229. EXPORT_SYMBOL_GPL(ahci_check_ready);
  1230. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  1231. unsigned long deadline)
  1232. {
  1233. int pmp = sata_srst_pmp(link);
  1234. DPRINTK("ENTER\n");
  1235. return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
  1236. }
  1237. EXPORT_SYMBOL_GPL(ahci_do_softreset);
  1238. static int ahci_bad_pmp_check_ready(struct ata_link *link)
  1239. {
  1240. void __iomem *port_mmio = ahci_port_base(link->ap);
  1241. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1242. u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
  1243. /*
  1244. * There is no need to check TFDATA if BAD PMP is found due to HW bug,
  1245. * which can save timeout delay.
  1246. */
  1247. if (irq_status & PORT_IRQ_BAD_PMP)
  1248. return -EIO;
  1249. return ata_check_ready(status);
  1250. }
  1251. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  1252. unsigned long deadline)
  1253. {
  1254. struct ata_port *ap = link->ap;
  1255. void __iomem *port_mmio = ahci_port_base(ap);
  1256. int pmp = sata_srst_pmp(link);
  1257. int rc;
  1258. u32 irq_sts;
  1259. DPRINTK("ENTER\n");
  1260. rc = ahci_do_softreset(link, class, pmp, deadline,
  1261. ahci_bad_pmp_check_ready);
  1262. /*
  1263. * Soft reset fails with IPMS set when PMP is enabled but
  1264. * SATA HDD/ODD is connected to SATA port, do soft reset
  1265. * again to port 0.
  1266. */
  1267. if (rc == -EIO) {
  1268. irq_sts = readl(port_mmio + PORT_IRQ_STAT);
  1269. if (irq_sts & PORT_IRQ_BAD_PMP) {
  1270. ata_link_warn(link,
  1271. "applying PMP SRST workaround "
  1272. "and retrying\n");
  1273. rc = ahci_do_softreset(link, class, 0, deadline,
  1274. ahci_check_ready);
  1275. }
  1276. }
  1277. return rc;
  1278. }
  1279. int ahci_do_hardreset(struct ata_link *link, unsigned int *class,
  1280. unsigned long deadline, bool *online)
  1281. {
  1282. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  1283. struct ata_port *ap = link->ap;
  1284. struct ahci_port_priv *pp = ap->private_data;
  1285. struct ahci_host_priv *hpriv = ap->host->private_data;
  1286. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1287. struct ata_taskfile tf;
  1288. int rc;
  1289. DPRINTK("ENTER\n");
  1290. ahci_stop_engine(ap);
  1291. /* clear D2H reception area to properly wait for D2H FIS */
  1292. ata_tf_init(link->device, &tf);
  1293. tf.command = ATA_BUSY;
  1294. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1295. rc = sata_link_hardreset(link, timing, deadline, online,
  1296. ahci_check_ready);
  1297. hpriv->start_engine(ap);
  1298. if (*online)
  1299. *class = ahci_dev_classify(ap);
  1300. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1301. return rc;
  1302. }
  1303. EXPORT_SYMBOL_GPL(ahci_do_hardreset);
  1304. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  1305. unsigned long deadline)
  1306. {
  1307. bool online;
  1308. return ahci_do_hardreset(link, class, deadline, &online);
  1309. }
  1310. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1311. {
  1312. struct ata_port *ap = link->ap;
  1313. void __iomem *port_mmio = ahci_port_base(ap);
  1314. u32 new_tmp, tmp;
  1315. ata_std_postreset(link, class);
  1316. /* Make sure port's ATAPI bit is set appropriately */
  1317. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1318. if (*class == ATA_DEV_ATAPI)
  1319. new_tmp |= PORT_CMD_ATAPI;
  1320. else
  1321. new_tmp &= ~PORT_CMD_ATAPI;
  1322. if (new_tmp != tmp) {
  1323. writel(new_tmp, port_mmio + PORT_CMD);
  1324. readl(port_mmio + PORT_CMD); /* flush */
  1325. }
  1326. }
  1327. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1328. {
  1329. struct scatterlist *sg;
  1330. struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1331. unsigned int si;
  1332. VPRINTK("ENTER\n");
  1333. /*
  1334. * Next, the S/G list.
  1335. */
  1336. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1337. dma_addr_t addr = sg_dma_address(sg);
  1338. u32 sg_len = sg_dma_len(sg);
  1339. ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  1340. ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1341. ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
  1342. }
  1343. return si;
  1344. }
  1345. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
  1346. {
  1347. struct ata_port *ap = qc->ap;
  1348. struct ahci_port_priv *pp = ap->private_data;
  1349. if (!sata_pmp_attached(ap) || pp->fbs_enabled)
  1350. return ata_std_qc_defer(qc);
  1351. else
  1352. return sata_pmp_qc_defer_cmd_switch(qc);
  1353. }
  1354. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1355. {
  1356. struct ata_port *ap = qc->ap;
  1357. struct ahci_port_priv *pp = ap->private_data;
  1358. int is_atapi = ata_is_atapi(qc->tf.protocol);
  1359. void *cmd_tbl;
  1360. u32 opts;
  1361. const u32 cmd_fis_len = 5; /* five dwords */
  1362. unsigned int n_elem;
  1363. /*
  1364. * Fill in command table information. First, the header,
  1365. * a SATA Register - Host to Device command FIS.
  1366. */
  1367. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1368. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1369. if (is_atapi) {
  1370. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1371. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1372. }
  1373. n_elem = 0;
  1374. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1375. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1376. /*
  1377. * Fill in command slot information.
  1378. */
  1379. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1380. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1381. opts |= AHCI_CMD_WRITE;
  1382. if (is_atapi)
  1383. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1384. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1385. }
  1386. static void ahci_fbs_dec_intr(struct ata_port *ap)
  1387. {
  1388. struct ahci_port_priv *pp = ap->private_data;
  1389. void __iomem *port_mmio = ahci_port_base(ap);
  1390. u32 fbs = readl(port_mmio + PORT_FBS);
  1391. int retries = 3;
  1392. DPRINTK("ENTER\n");
  1393. BUG_ON(!pp->fbs_enabled);
  1394. /* time to wait for DEC is not specified by AHCI spec,
  1395. * add a retry loop for safety.
  1396. */
  1397. writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
  1398. fbs = readl(port_mmio + PORT_FBS);
  1399. while ((fbs & PORT_FBS_DEC) && retries--) {
  1400. udelay(1);
  1401. fbs = readl(port_mmio + PORT_FBS);
  1402. }
  1403. if (fbs & PORT_FBS_DEC)
  1404. dev_err(ap->host->dev, "failed to clear device error\n");
  1405. }
  1406. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1407. {
  1408. struct ahci_host_priv *hpriv = ap->host->private_data;
  1409. struct ahci_port_priv *pp = ap->private_data;
  1410. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1411. struct ata_link *link = NULL;
  1412. struct ata_queued_cmd *active_qc;
  1413. struct ata_eh_info *active_ehi;
  1414. bool fbs_need_dec = false;
  1415. u32 serror;
  1416. /* determine active link with error */
  1417. if (pp->fbs_enabled) {
  1418. void __iomem *port_mmio = ahci_port_base(ap);
  1419. u32 fbs = readl(port_mmio + PORT_FBS);
  1420. int pmp = fbs >> PORT_FBS_DWE_OFFSET;
  1421. if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links)) {
  1422. link = &ap->pmp_link[pmp];
  1423. fbs_need_dec = true;
  1424. }
  1425. } else
  1426. ata_for_each_link(link, ap, EDGE)
  1427. if (ata_link_active(link))
  1428. break;
  1429. if (!link)
  1430. link = &ap->link;
  1431. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1432. active_ehi = &link->eh_info;
  1433. /* record irq stat */
  1434. ata_ehi_clear_desc(host_ehi);
  1435. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1436. /* AHCI needs SError cleared; otherwise, it might lock up */
  1437. ahci_scr_read(&ap->link, SCR_ERROR, &serror);
  1438. ahci_scr_write(&ap->link, SCR_ERROR, serror);
  1439. host_ehi->serror |= serror;
  1440. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1441. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1442. irq_stat &= ~PORT_IRQ_IF_ERR;
  1443. if (irq_stat & PORT_IRQ_TF_ERR) {
  1444. /* If qc is active, charge it; otherwise, the active
  1445. * link. There's no active qc on NCQ errors. It will
  1446. * be determined by EH by reading log page 10h.
  1447. */
  1448. if (active_qc)
  1449. active_qc->err_mask |= AC_ERR_DEV;
  1450. else
  1451. active_ehi->err_mask |= AC_ERR_DEV;
  1452. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1453. host_ehi->serror &= ~SERR_INTERNAL;
  1454. }
  1455. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1456. u32 *unk = pp->rx_fis + RX_FIS_UNK;
  1457. active_ehi->err_mask |= AC_ERR_HSM;
  1458. active_ehi->action |= ATA_EH_RESET;
  1459. ata_ehi_push_desc(active_ehi,
  1460. "unknown FIS %08x %08x %08x %08x" ,
  1461. unk[0], unk[1], unk[2], unk[3]);
  1462. }
  1463. if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1464. active_ehi->err_mask |= AC_ERR_HSM;
  1465. active_ehi->action |= ATA_EH_RESET;
  1466. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1467. }
  1468. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1469. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1470. host_ehi->action |= ATA_EH_RESET;
  1471. ata_ehi_push_desc(host_ehi, "host bus error");
  1472. }
  1473. if (irq_stat & PORT_IRQ_IF_ERR) {
  1474. if (fbs_need_dec)
  1475. active_ehi->err_mask |= AC_ERR_DEV;
  1476. else {
  1477. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1478. host_ehi->action |= ATA_EH_RESET;
  1479. }
  1480. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1481. }
  1482. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1483. ata_ehi_hotplugged(host_ehi);
  1484. ata_ehi_push_desc(host_ehi, "%s",
  1485. irq_stat & PORT_IRQ_CONNECT ?
  1486. "connection status changed" : "PHY RDY changed");
  1487. }
  1488. /* okay, let's hand over to EH */
  1489. if (irq_stat & PORT_IRQ_FREEZE)
  1490. ata_port_freeze(ap);
  1491. else if (fbs_need_dec) {
  1492. ata_link_abort(link);
  1493. ahci_fbs_dec_intr(ap);
  1494. } else
  1495. ata_port_abort(ap);
  1496. }
  1497. static void ahci_handle_port_interrupt(struct ata_port *ap,
  1498. void __iomem *port_mmio, u32 status)
  1499. {
  1500. struct ata_eh_info *ehi = &ap->link.eh_info;
  1501. struct ahci_port_priv *pp = ap->private_data;
  1502. struct ahci_host_priv *hpriv = ap->host->private_data;
  1503. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1504. u32 qc_active = 0;
  1505. int rc;
  1506. /* ignore BAD_PMP while resetting */
  1507. if (unlikely(resetting))
  1508. status &= ~PORT_IRQ_BAD_PMP;
  1509. if (sata_lpm_ignore_phy_events(&ap->link)) {
  1510. status &= ~PORT_IRQ_PHYRDY;
  1511. ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
  1512. }
  1513. if (unlikely(status & PORT_IRQ_ERROR)) {
  1514. ahci_error_intr(ap, status);
  1515. return;
  1516. }
  1517. if (status & PORT_IRQ_SDB_FIS) {
  1518. /* If SNotification is available, leave notification
  1519. * handling to sata_async_notification(). If not,
  1520. * emulate it by snooping SDB FIS RX area.
  1521. *
  1522. * Snooping FIS RX area is probably cheaper than
  1523. * poking SNotification but some constrollers which
  1524. * implement SNotification, ICH9 for example, don't
  1525. * store AN SDB FIS into receive area.
  1526. */
  1527. if (hpriv->cap & HOST_CAP_SNTF)
  1528. sata_async_notification(ap);
  1529. else {
  1530. /* If the 'N' bit in word 0 of the FIS is set,
  1531. * we just received asynchronous notification.
  1532. * Tell libata about it.
  1533. *
  1534. * Lack of SNotification should not appear in
  1535. * ahci 1.2, so the workaround is unnecessary
  1536. * when FBS is enabled.
  1537. */
  1538. if (pp->fbs_enabled)
  1539. WARN_ON_ONCE(1);
  1540. else {
  1541. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1542. u32 f0 = le32_to_cpu(f[0]);
  1543. if (f0 & (1 << 15))
  1544. sata_async_notification(ap);
  1545. }
  1546. }
  1547. }
  1548. /* pp->active_link is not reliable once FBS is enabled, both
  1549. * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
  1550. * NCQ and non-NCQ commands may be in flight at the same time.
  1551. */
  1552. if (pp->fbs_enabled) {
  1553. if (ap->qc_active) {
  1554. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1555. qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
  1556. }
  1557. } else {
  1558. /* pp->active_link is valid iff any command is in flight */
  1559. if (ap->qc_active && pp->active_link->sactive)
  1560. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1561. else
  1562. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1563. }
  1564. rc = ata_qc_complete_multiple(ap, qc_active);
  1565. /* while resetting, invalid completions are expected */
  1566. if (unlikely(rc < 0 && !resetting)) {
  1567. ehi->err_mask |= AC_ERR_HSM;
  1568. ehi->action |= ATA_EH_RESET;
  1569. ata_port_freeze(ap);
  1570. }
  1571. }
  1572. static void ahci_port_intr(struct ata_port *ap)
  1573. {
  1574. void __iomem *port_mmio = ahci_port_base(ap);
  1575. u32 status;
  1576. status = readl(port_mmio + PORT_IRQ_STAT);
  1577. writel(status, port_mmio + PORT_IRQ_STAT);
  1578. ahci_handle_port_interrupt(ap, port_mmio, status);
  1579. }
  1580. static irqreturn_t ahci_multi_irqs_intr_hard(int irq, void *dev_instance)
  1581. {
  1582. struct ata_port *ap = dev_instance;
  1583. void __iomem *port_mmio = ahci_port_base(ap);
  1584. u32 status;
  1585. VPRINTK("ENTER\n");
  1586. status = readl(port_mmio + PORT_IRQ_STAT);
  1587. writel(status, port_mmio + PORT_IRQ_STAT);
  1588. spin_lock(ap->lock);
  1589. ahci_handle_port_interrupt(ap, port_mmio, status);
  1590. spin_unlock(ap->lock);
  1591. VPRINTK("EXIT\n");
  1592. return IRQ_HANDLED;
  1593. }
  1594. u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked)
  1595. {
  1596. unsigned int i, handled = 0;
  1597. for (i = 0; i < host->n_ports; i++) {
  1598. struct ata_port *ap;
  1599. if (!(irq_masked & (1 << i)))
  1600. continue;
  1601. ap = host->ports[i];
  1602. if (ap) {
  1603. ahci_port_intr(ap);
  1604. VPRINTK("port %u\n", i);
  1605. } else {
  1606. VPRINTK("port %u (no irq)\n", i);
  1607. if (ata_ratelimit())
  1608. dev_warn(host->dev,
  1609. "interrupt on disabled port %u\n", i);
  1610. }
  1611. handled = 1;
  1612. }
  1613. return handled;
  1614. }
  1615. EXPORT_SYMBOL_GPL(ahci_handle_port_intr);
  1616. static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance)
  1617. {
  1618. struct ata_host *host = dev_instance;
  1619. struct ahci_host_priv *hpriv;
  1620. unsigned int rc = 0;
  1621. void __iomem *mmio;
  1622. u32 irq_stat, irq_masked;
  1623. VPRINTK("ENTER\n");
  1624. hpriv = host->private_data;
  1625. mmio = hpriv->mmio;
  1626. /* sigh. 0xffffffff is a valid return from h/w */
  1627. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1628. if (!irq_stat)
  1629. return IRQ_NONE;
  1630. irq_masked = irq_stat & hpriv->port_map;
  1631. spin_lock(&host->lock);
  1632. rc = ahci_handle_port_intr(host, irq_masked);
  1633. /* HOST_IRQ_STAT behaves as level triggered latch meaning that
  1634. * it should be cleared after all the port events are cleared;
  1635. * otherwise, it will raise a spurious interrupt after each
  1636. * valid one. Please read section 10.6.2 of ahci 1.1 for more
  1637. * information.
  1638. *
  1639. * Also, use the unmasked value to clear interrupt as spurious
  1640. * pending event on a dummy port might cause screaming IRQ.
  1641. */
  1642. writel(irq_stat, mmio + HOST_IRQ_STAT);
  1643. spin_unlock(&host->lock);
  1644. VPRINTK("EXIT\n");
  1645. return IRQ_RETVAL(rc);
  1646. }
  1647. unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1648. {
  1649. struct ata_port *ap = qc->ap;
  1650. void __iomem *port_mmio = ahci_port_base(ap);
  1651. struct ahci_port_priv *pp = ap->private_data;
  1652. /* Keep track of the currently active link. It will be used
  1653. * in completion path to determine whether NCQ phase is in
  1654. * progress.
  1655. */
  1656. pp->active_link = qc->dev->link;
  1657. if (ata_is_ncq(qc->tf.protocol))
  1658. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1659. if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
  1660. u32 fbs = readl(port_mmio + PORT_FBS);
  1661. fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
  1662. fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
  1663. writel(fbs, port_mmio + PORT_FBS);
  1664. pp->fbs_last_dev = qc->dev->link->pmp;
  1665. }
  1666. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1667. ahci_sw_activity(qc->dev->link);
  1668. return 0;
  1669. }
  1670. EXPORT_SYMBOL_GPL(ahci_qc_issue);
  1671. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
  1672. {
  1673. struct ahci_port_priv *pp = qc->ap->private_data;
  1674. u8 *rx_fis = pp->rx_fis;
  1675. if (pp->fbs_enabled)
  1676. rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
  1677. /*
  1678. * After a successful execution of an ATA PIO data-in command,
  1679. * the device doesn't send D2H Reg FIS to update the TF and
  1680. * the host should take TF and E_Status from the preceding PIO
  1681. * Setup FIS.
  1682. */
  1683. if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
  1684. !(qc->flags & ATA_QCFLAG_FAILED)) {
  1685. ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
  1686. qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
  1687. } else
  1688. ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
  1689. return true;
  1690. }
  1691. static void ahci_freeze(struct ata_port *ap)
  1692. {
  1693. void __iomem *port_mmio = ahci_port_base(ap);
  1694. /* turn IRQ off */
  1695. writel(0, port_mmio + PORT_IRQ_MASK);
  1696. }
  1697. static void ahci_thaw(struct ata_port *ap)
  1698. {
  1699. struct ahci_host_priv *hpriv = ap->host->private_data;
  1700. void __iomem *mmio = hpriv->mmio;
  1701. void __iomem *port_mmio = ahci_port_base(ap);
  1702. u32 tmp;
  1703. struct ahci_port_priv *pp = ap->private_data;
  1704. /* clear IRQ */
  1705. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1706. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1707. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1708. /* turn IRQ back on */
  1709. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1710. }
  1711. void ahci_error_handler(struct ata_port *ap)
  1712. {
  1713. struct ahci_host_priv *hpriv = ap->host->private_data;
  1714. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1715. /* restart engine */
  1716. ahci_stop_engine(ap);
  1717. hpriv->start_engine(ap);
  1718. }
  1719. sata_pmp_error_handler(ap);
  1720. if (!ata_dev_enabled(ap->link.device))
  1721. ahci_stop_engine(ap);
  1722. }
  1723. EXPORT_SYMBOL_GPL(ahci_error_handler);
  1724. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1725. {
  1726. struct ata_port *ap = qc->ap;
  1727. /* make DMA engine forget about the failed command */
  1728. if (qc->flags & ATA_QCFLAG_FAILED)
  1729. ahci_kick_engine(ap);
  1730. }
  1731. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep)
  1732. {
  1733. struct ahci_host_priv *hpriv = ap->host->private_data;
  1734. void __iomem *port_mmio = ahci_port_base(ap);
  1735. struct ata_device *dev = ap->link.device;
  1736. u32 devslp, dm, dito, mdat, deto;
  1737. int rc;
  1738. unsigned int err_mask;
  1739. devslp = readl(port_mmio + PORT_DEVSLP);
  1740. if (!(devslp & PORT_DEVSLP_DSP)) {
  1741. dev_info(ap->host->dev, "port does not support device sleep\n");
  1742. return;
  1743. }
  1744. /* disable device sleep */
  1745. if (!sleep) {
  1746. if (devslp & PORT_DEVSLP_ADSE) {
  1747. writel(devslp & ~PORT_DEVSLP_ADSE,
  1748. port_mmio + PORT_DEVSLP);
  1749. err_mask = ata_dev_set_feature(dev,
  1750. SETFEATURES_SATA_DISABLE,
  1751. SATA_DEVSLP);
  1752. if (err_mask && err_mask != AC_ERR_DEV)
  1753. ata_dev_warn(dev, "failed to disable DEVSLP\n");
  1754. }
  1755. return;
  1756. }
  1757. /* device sleep was already enabled */
  1758. if (devslp & PORT_DEVSLP_ADSE)
  1759. return;
  1760. /* set DITO, MDAT, DETO and enable DevSlp, need to stop engine first */
  1761. rc = ahci_stop_engine(ap);
  1762. if (rc)
  1763. return;
  1764. dm = (devslp & PORT_DEVSLP_DM_MASK) >> PORT_DEVSLP_DM_OFFSET;
  1765. dito = devslp_idle_timeout / (dm + 1);
  1766. if (dito > 0x3ff)
  1767. dito = 0x3ff;
  1768. /* Use the nominal value 10 ms if the read MDAT is zero,
  1769. * the nominal value of DETO is 20 ms.
  1770. */
  1771. if (dev->devslp_timing[ATA_LOG_DEVSLP_VALID] &
  1772. ATA_LOG_DEVSLP_VALID_MASK) {
  1773. mdat = dev->devslp_timing[ATA_LOG_DEVSLP_MDAT] &
  1774. ATA_LOG_DEVSLP_MDAT_MASK;
  1775. if (!mdat)
  1776. mdat = 10;
  1777. deto = dev->devslp_timing[ATA_LOG_DEVSLP_DETO];
  1778. if (!deto)
  1779. deto = 20;
  1780. } else {
  1781. mdat = 10;
  1782. deto = 20;
  1783. }
  1784. devslp |= ((dito << PORT_DEVSLP_DITO_OFFSET) |
  1785. (mdat << PORT_DEVSLP_MDAT_OFFSET) |
  1786. (deto << PORT_DEVSLP_DETO_OFFSET) |
  1787. PORT_DEVSLP_ADSE);
  1788. writel(devslp, port_mmio + PORT_DEVSLP);
  1789. hpriv->start_engine(ap);
  1790. /* enable device sleep feature for the drive */
  1791. err_mask = ata_dev_set_feature(dev,
  1792. SETFEATURES_SATA_ENABLE,
  1793. SATA_DEVSLP);
  1794. if (err_mask && err_mask != AC_ERR_DEV)
  1795. ata_dev_warn(dev, "failed to enable DEVSLP\n");
  1796. }
  1797. static void ahci_enable_fbs(struct ata_port *ap)
  1798. {
  1799. struct ahci_host_priv *hpriv = ap->host->private_data;
  1800. struct ahci_port_priv *pp = ap->private_data;
  1801. void __iomem *port_mmio = ahci_port_base(ap);
  1802. u32 fbs;
  1803. int rc;
  1804. if (!pp->fbs_supported)
  1805. return;
  1806. fbs = readl(port_mmio + PORT_FBS);
  1807. if (fbs & PORT_FBS_EN) {
  1808. pp->fbs_enabled = true;
  1809. pp->fbs_last_dev = -1; /* initialization */
  1810. return;
  1811. }
  1812. rc = ahci_stop_engine(ap);
  1813. if (rc)
  1814. return;
  1815. writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
  1816. fbs = readl(port_mmio + PORT_FBS);
  1817. if (fbs & PORT_FBS_EN) {
  1818. dev_info(ap->host->dev, "FBS is enabled\n");
  1819. pp->fbs_enabled = true;
  1820. pp->fbs_last_dev = -1; /* initialization */
  1821. } else
  1822. dev_err(ap->host->dev, "Failed to enable FBS\n");
  1823. hpriv->start_engine(ap);
  1824. }
  1825. static void ahci_disable_fbs(struct ata_port *ap)
  1826. {
  1827. struct ahci_host_priv *hpriv = ap->host->private_data;
  1828. struct ahci_port_priv *pp = ap->private_data;
  1829. void __iomem *port_mmio = ahci_port_base(ap);
  1830. u32 fbs;
  1831. int rc;
  1832. if (!pp->fbs_supported)
  1833. return;
  1834. fbs = readl(port_mmio + PORT_FBS);
  1835. if ((fbs & PORT_FBS_EN) == 0) {
  1836. pp->fbs_enabled = false;
  1837. return;
  1838. }
  1839. rc = ahci_stop_engine(ap);
  1840. if (rc)
  1841. return;
  1842. writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
  1843. fbs = readl(port_mmio + PORT_FBS);
  1844. if (fbs & PORT_FBS_EN)
  1845. dev_err(ap->host->dev, "Failed to disable FBS\n");
  1846. else {
  1847. dev_info(ap->host->dev, "FBS is disabled\n");
  1848. pp->fbs_enabled = false;
  1849. }
  1850. hpriv->start_engine(ap);
  1851. }
  1852. static void ahci_pmp_attach(struct ata_port *ap)
  1853. {
  1854. void __iomem *port_mmio = ahci_port_base(ap);
  1855. struct ahci_port_priv *pp = ap->private_data;
  1856. u32 cmd;
  1857. cmd = readl(port_mmio + PORT_CMD);
  1858. cmd |= PORT_CMD_PMP;
  1859. writel(cmd, port_mmio + PORT_CMD);
  1860. ahci_enable_fbs(ap);
  1861. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1862. /*
  1863. * We must not change the port interrupt mask register if the
  1864. * port is marked frozen, the value in pp->intr_mask will be
  1865. * restored later when the port is thawed.
  1866. *
  1867. * Note that during initialization, the port is marked as
  1868. * frozen since the irq handler is not yet registered.
  1869. */
  1870. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1871. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1872. }
  1873. static void ahci_pmp_detach(struct ata_port *ap)
  1874. {
  1875. void __iomem *port_mmio = ahci_port_base(ap);
  1876. struct ahci_port_priv *pp = ap->private_data;
  1877. u32 cmd;
  1878. ahci_disable_fbs(ap);
  1879. cmd = readl(port_mmio + PORT_CMD);
  1880. cmd &= ~PORT_CMD_PMP;
  1881. writel(cmd, port_mmio + PORT_CMD);
  1882. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1883. /* see comment above in ahci_pmp_attach() */
  1884. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1885. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1886. }
  1887. int ahci_port_resume(struct ata_port *ap)
  1888. {
  1889. ahci_rpm_get_port(ap);
  1890. ahci_power_up(ap);
  1891. ahci_start_port(ap);
  1892. if (sata_pmp_attached(ap))
  1893. ahci_pmp_attach(ap);
  1894. else
  1895. ahci_pmp_detach(ap);
  1896. return 0;
  1897. }
  1898. EXPORT_SYMBOL_GPL(ahci_port_resume);
  1899. #ifdef CONFIG_PM
  1900. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1901. {
  1902. const char *emsg = NULL;
  1903. int rc;
  1904. rc = ahci_deinit_port(ap, &emsg);
  1905. if (rc == 0)
  1906. ahci_power_down(ap);
  1907. else {
  1908. ata_port_err(ap, "%s (%d)\n", emsg, rc);
  1909. ata_port_freeze(ap);
  1910. }
  1911. ahci_rpm_put_port(ap);
  1912. return rc;
  1913. }
  1914. #endif
  1915. static int ahci_port_start(struct ata_port *ap)
  1916. {
  1917. struct ahci_host_priv *hpriv = ap->host->private_data;
  1918. struct device *dev = ap->host->dev;
  1919. struct ahci_port_priv *pp;
  1920. void *mem;
  1921. dma_addr_t mem_dma;
  1922. size_t dma_sz, rx_fis_sz;
  1923. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1924. if (!pp)
  1925. return -ENOMEM;
  1926. if (ap->host->n_ports > 1) {
  1927. pp->irq_desc = devm_kzalloc(dev, 8, GFP_KERNEL);
  1928. if (!pp->irq_desc) {
  1929. devm_kfree(dev, pp);
  1930. return -ENOMEM;
  1931. }
  1932. snprintf(pp->irq_desc, 8,
  1933. "%s%d", dev_driver_string(dev), ap->port_no);
  1934. }
  1935. /* check FBS capability */
  1936. if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
  1937. void __iomem *port_mmio = ahci_port_base(ap);
  1938. u32 cmd = readl(port_mmio + PORT_CMD);
  1939. if (cmd & PORT_CMD_FBSCP)
  1940. pp->fbs_supported = true;
  1941. else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
  1942. dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
  1943. ap->port_no);
  1944. pp->fbs_supported = true;
  1945. } else
  1946. dev_warn(dev, "port %d is not capable of FBS\n",
  1947. ap->port_no);
  1948. }
  1949. if (pp->fbs_supported) {
  1950. dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
  1951. rx_fis_sz = AHCI_RX_FIS_SZ * 16;
  1952. } else {
  1953. dma_sz = AHCI_PORT_PRIV_DMA_SZ;
  1954. rx_fis_sz = AHCI_RX_FIS_SZ;
  1955. }
  1956. mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
  1957. if (!mem)
  1958. return -ENOMEM;
  1959. memset(mem, 0, dma_sz);
  1960. /*
  1961. * First item in chunk of DMA memory: 32-slot command table,
  1962. * 32 bytes each in size
  1963. */
  1964. pp->cmd_slot = mem;
  1965. pp->cmd_slot_dma = mem_dma;
  1966. mem += AHCI_CMD_SLOT_SZ;
  1967. mem_dma += AHCI_CMD_SLOT_SZ;
  1968. /*
  1969. * Second item: Received-FIS area
  1970. */
  1971. pp->rx_fis = mem;
  1972. pp->rx_fis_dma = mem_dma;
  1973. mem += rx_fis_sz;
  1974. mem_dma += rx_fis_sz;
  1975. /*
  1976. * Third item: data area for storing a single command
  1977. * and its scatter-gather table
  1978. */
  1979. pp->cmd_tbl = mem;
  1980. pp->cmd_tbl_dma = mem_dma;
  1981. /*
  1982. * Save off initial list of interrupts to be enabled.
  1983. * This could be changed later
  1984. */
  1985. pp->intr_mask = DEF_PORT_IRQ;
  1986. /*
  1987. * Switch to per-port locking in case each port has its own MSI vector.
  1988. */
  1989. if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
  1990. spin_lock_init(&pp->lock);
  1991. ap->lock = &pp->lock;
  1992. }
  1993. ap->private_data = pp;
  1994. /* engage engines, captain */
  1995. return ahci_port_resume(ap);
  1996. }
  1997. static void ahci_port_stop(struct ata_port *ap)
  1998. {
  1999. const char *emsg = NULL;
  2000. struct ahci_host_priv *hpriv = ap->host->private_data;
  2001. void __iomem *host_mmio = hpriv->mmio;
  2002. int rc;
  2003. /* de-initialize port */
  2004. rc = ahci_deinit_port(ap, &emsg);
  2005. if (rc)
  2006. ata_port_warn(ap, "%s (%d)\n", emsg, rc);
  2007. /*
  2008. * Clear GHC.IS to prevent stuck INTx after disabling MSI and
  2009. * re-enabling INTx.
  2010. */
  2011. writel(1 << ap->port_no, host_mmio + HOST_IRQ_STAT);
  2012. }
  2013. void ahci_print_info(struct ata_host *host, const char *scc_s)
  2014. {
  2015. struct ahci_host_priv *hpriv = host->private_data;
  2016. u32 vers, cap, cap2, impl, speed;
  2017. const char *speed_s;
  2018. vers = hpriv->version;
  2019. cap = hpriv->cap;
  2020. cap2 = hpriv->cap2;
  2021. impl = hpriv->port_map;
  2022. speed = (cap >> 20) & 0xf;
  2023. if (speed == 1)
  2024. speed_s = "1.5";
  2025. else if (speed == 2)
  2026. speed_s = "3";
  2027. else if (speed == 3)
  2028. speed_s = "6";
  2029. else
  2030. speed_s = "?";
  2031. dev_info(host->dev,
  2032. "AHCI %02x%02x.%02x%02x "
  2033. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  2034. ,
  2035. (vers >> 24) & 0xff,
  2036. (vers >> 16) & 0xff,
  2037. (vers >> 8) & 0xff,
  2038. vers & 0xff,
  2039. ((cap >> 8) & 0x1f) + 1,
  2040. (cap & 0x1f) + 1,
  2041. speed_s,
  2042. impl,
  2043. scc_s);
  2044. dev_info(host->dev,
  2045. "flags: "
  2046. "%s%s%s%s%s%s%s"
  2047. "%s%s%s%s%s%s%s"
  2048. "%s%s%s%s%s%s%s"
  2049. "%s%s\n"
  2050. ,
  2051. cap & HOST_CAP_64 ? "64bit " : "",
  2052. cap & HOST_CAP_NCQ ? "ncq " : "",
  2053. cap & HOST_CAP_SNTF ? "sntf " : "",
  2054. cap & HOST_CAP_MPS ? "ilck " : "",
  2055. cap & HOST_CAP_SSS ? "stag " : "",
  2056. cap & HOST_CAP_ALPM ? "pm " : "",
  2057. cap & HOST_CAP_LED ? "led " : "",
  2058. cap & HOST_CAP_CLO ? "clo " : "",
  2059. cap & HOST_CAP_ONLY ? "only " : "",
  2060. cap & HOST_CAP_PMP ? "pmp " : "",
  2061. cap & HOST_CAP_FBS ? "fbs " : "",
  2062. cap & HOST_CAP_PIO_MULTI ? "pio " : "",
  2063. cap & HOST_CAP_SSC ? "slum " : "",
  2064. cap & HOST_CAP_PART ? "part " : "",
  2065. cap & HOST_CAP_CCC ? "ccc " : "",
  2066. cap & HOST_CAP_EMS ? "ems " : "",
  2067. cap & HOST_CAP_SXS ? "sxs " : "",
  2068. cap2 & HOST_CAP2_DESO ? "deso " : "",
  2069. cap2 & HOST_CAP2_SADM ? "sadm " : "",
  2070. cap2 & HOST_CAP2_SDS ? "sds " : "",
  2071. cap2 & HOST_CAP2_APST ? "apst " : "",
  2072. cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
  2073. cap2 & HOST_CAP2_BOH ? "boh " : ""
  2074. );
  2075. }
  2076. EXPORT_SYMBOL_GPL(ahci_print_info);
  2077. void ahci_set_em_messages(struct ahci_host_priv *hpriv,
  2078. struct ata_port_info *pi)
  2079. {
  2080. u8 messages;
  2081. void __iomem *mmio = hpriv->mmio;
  2082. u32 em_loc = readl(mmio + HOST_EM_LOC);
  2083. u32 em_ctl = readl(mmio + HOST_EM_CTL);
  2084. if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
  2085. return;
  2086. messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
  2087. if (messages) {
  2088. /* store em_loc */
  2089. hpriv->em_loc = ((em_loc >> 16) * 4);
  2090. hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
  2091. hpriv->em_msg_type = messages;
  2092. pi->flags |= ATA_FLAG_EM;
  2093. if (!(em_ctl & EM_CTL_ALHD))
  2094. pi->flags |= ATA_FLAG_SW_ACTIVITY;
  2095. }
  2096. }
  2097. EXPORT_SYMBOL_GPL(ahci_set_em_messages);
  2098. static int ahci_host_activate_multi_irqs(struct ata_host *host,
  2099. struct scsi_host_template *sht)
  2100. {
  2101. struct ahci_host_priv *hpriv = host->private_data;
  2102. int i, rc;
  2103. rc = ata_host_start(host);
  2104. if (rc)
  2105. return rc;
  2106. /*
  2107. * Requests IRQs according to AHCI-1.1 when multiple MSIs were
  2108. * allocated. That is one MSI per port, starting from @irq.
  2109. */
  2110. for (i = 0; i < host->n_ports; i++) {
  2111. struct ahci_port_priv *pp = host->ports[i]->private_data;
  2112. int irq = hpriv->get_irq_vector(host, i);
  2113. /* Do not receive interrupts sent by dummy ports */
  2114. if (!pp) {
  2115. disable_irq(irq);
  2116. continue;
  2117. }
  2118. rc = devm_request_irq(host->dev, irq, ahci_multi_irqs_intr_hard,
  2119. 0, pp->irq_desc, host->ports[i]);
  2120. if (rc)
  2121. return rc;
  2122. ata_port_desc(host->ports[i], "irq %d", irq);
  2123. }
  2124. return ata_host_register(host, sht);
  2125. }
  2126. /**
  2127. * ahci_host_activate - start AHCI host, request IRQs and register it
  2128. * @host: target ATA host
  2129. * @sht: scsi_host_template to use when registering the host
  2130. *
  2131. * LOCKING:
  2132. * Inherited from calling layer (may sleep).
  2133. *
  2134. * RETURNS:
  2135. * 0 on success, -errno otherwise.
  2136. */
  2137. int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht)
  2138. {
  2139. struct ahci_host_priv *hpriv = host->private_data;
  2140. int irq = hpriv->irq;
  2141. int rc;
  2142. if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
  2143. if (hpriv->irq_handler)
  2144. dev_warn(host->dev,
  2145. "both AHCI_HFLAG_MULTI_MSI flag set and custom irq handler implemented\n");
  2146. if (!hpriv->get_irq_vector) {
  2147. dev_err(host->dev,
  2148. "AHCI_HFLAG_MULTI_MSI requires ->get_irq_vector!\n");
  2149. return -EIO;
  2150. }
  2151. rc = ahci_host_activate_multi_irqs(host, sht);
  2152. } else {
  2153. rc = ata_host_activate(host, irq, hpriv->irq_handler,
  2154. IRQF_SHARED, sht);
  2155. }
  2156. return rc;
  2157. }
  2158. EXPORT_SYMBOL_GPL(ahci_host_activate);
  2159. MODULE_AUTHOR("Jeff Garzik");
  2160. MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
  2161. MODULE_LICENSE("GPL");