123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280 |
- #include <linux/module.h>
- #include <linux/seq_file.h>
- #include <linux/interrupt.h>
- #include <linux/irq.h>
- #include <linux/kernel_stat.h>
- #include <linux/uaccess.h>
- #include <hv/drv_pcie_rc_intf.h>
- #include <arch/spr_def.h>
- #include <asm/traps.h>
- #include <linux/perf_event.h>
- #define IS_HW_CLEARED 1
- DEFINE_PER_CPU(unsigned long long, interrupts_enabled_mask) =
- INITIAL_INTERRUPTS_ENABLED;
- EXPORT_PER_CPU_SYMBOL(interrupts_enabled_mask);
- DEFINE_PER_CPU(irq_cpustat_t, irq_stat) ____cacheline_internodealigned_in_smp;
- EXPORT_PER_CPU_SYMBOL(irq_stat);
- static DEFINE_PER_CPU(unsigned long, irq_disable_mask)
- ____cacheline_internodealigned_in_smp;
- static DEFINE_PER_CPU(int, irq_depth);
- #if CHIP_HAS_IPI()
- #define mask_irqs(irq_mask) __insn_mtspr(SPR_IPI_MASK_SET_K, irq_mask)
- #define unmask_irqs(irq_mask) __insn_mtspr(SPR_IPI_MASK_RESET_K, irq_mask)
- #define clear_irqs(irq_mask) __insn_mtspr(SPR_IPI_EVENT_RESET_K, irq_mask)
- #else
- #define mask_irqs(irq_mask) hv_disable_intr(irq_mask)
- #define unmask_irqs(irq_mask) hv_enable_intr(irq_mask)
- #define clear_irqs(irq_mask) hv_clear_intr(irq_mask)
- #endif
- void tile_dev_intr(struct pt_regs *regs, int intnum)
- {
- int depth = __this_cpu_inc_return(irq_depth);
- unsigned long original_irqs;
- unsigned long remaining_irqs;
- struct pt_regs *old_regs;
- #if CHIP_HAS_IPI()
-
- unsigned long masked = __insn_mfspr(SPR_IPI_MASK_K);
- original_irqs = __insn_mfspr(SPR_IPI_EVENT_K) & ~masked;
- __insn_mtspr(SPR_IPI_MASK_SET_K, original_irqs);
- #else
-
- original_irqs = __insn_mfspr(SPR_SYSTEM_SAVE_K_3);
- #endif
- remaining_irqs = original_irqs;
-
- old_regs = set_irq_regs(regs);
- irq_enter();
- #ifdef CONFIG_DEBUG_STACKOVERFLOW
-
- {
- long sp = stack_pointer - (long) current_thread_info();
- if (unlikely(sp < (sizeof(struct thread_info) + STACK_WARN))) {
- pr_emerg("%s: stack overflow: %ld\n",
- __func__, sp - sizeof(struct thread_info));
- dump_stack();
- }
- }
- #endif
- while (remaining_irqs) {
- unsigned long irq = __ffs(remaining_irqs);
- remaining_irqs &= ~(1UL << irq);
-
- if (irq != IRQ_RESCHEDULE)
- __this_cpu_inc(irq_stat.irq_dev_intr_count);
- generic_handle_irq(irq);
- }
-
- if (depth == 1)
- unmask_irqs(~__this_cpu_read(irq_disable_mask));
- __this_cpu_dec(irq_depth);
-
- irq_exit();
- set_irq_regs(old_regs);
- }
- static void tile_irq_chip_enable(struct irq_data *d)
- {
- get_cpu_var(irq_disable_mask) &= ~(1UL << d->irq);
- if (__this_cpu_read(irq_depth) == 0)
- unmask_irqs(1UL << d->irq);
- put_cpu_var(irq_disable_mask);
- }
- static void tile_irq_chip_disable(struct irq_data *d)
- {
- get_cpu_var(irq_disable_mask) |= (1UL << d->irq);
- mask_irqs(1UL << d->irq);
- put_cpu_var(irq_disable_mask);
- }
- static void tile_irq_chip_mask(struct irq_data *d)
- {
- mask_irqs(1UL << d->irq);
- }
- static void tile_irq_chip_unmask(struct irq_data *d)
- {
- unmask_irqs(1UL << d->irq);
- }
- static void tile_irq_chip_ack(struct irq_data *d)
- {
- if ((unsigned long)irq_data_get_irq_chip_data(d) != IS_HW_CLEARED)
- clear_irqs(1UL << d->irq);
- }
- static void tile_irq_chip_eoi(struct irq_data *d)
- {
- if (!(__this_cpu_read(irq_disable_mask) & (1UL << d->irq)))
- unmask_irqs(1UL << d->irq);
- }
- static struct irq_chip tile_irq_chip = {
- .name = "tile_irq_chip",
- .irq_enable = tile_irq_chip_enable,
- .irq_disable = tile_irq_chip_disable,
- .irq_ack = tile_irq_chip_ack,
- .irq_eoi = tile_irq_chip_eoi,
- .irq_mask = tile_irq_chip_mask,
- .irq_unmask = tile_irq_chip_unmask,
- };
- void __init init_IRQ(void)
- {
- ipi_init();
- }
- void setup_irq_regs(void)
- {
-
- unmask_irqs(~0UL);
- #if CHIP_HAS_IPI()
- arch_local_irq_unmask(INT_IPI_K);
- #endif
- }
- void tile_irq_activate(unsigned int irq, int tile_irq_type)
- {
-
- irq_flow_handler_t handle = handle_level_irq;
- if (tile_irq_type == TILE_IRQ_PERCPU)
- handle = handle_percpu_irq;
- irq_set_chip_and_handler(irq, &tile_irq_chip, handle);
-
- if (tile_irq_type == TILE_IRQ_HW_CLEAR)
- irq_set_chip_data(irq, (void *)IS_HW_CLEARED);
- }
- EXPORT_SYMBOL(tile_irq_activate);
- void ack_bad_irq(unsigned int irq)
- {
- pr_err("unexpected IRQ trap at vector %02x\n", irq);
- }
- int arch_show_interrupts(struct seq_file *p, int prec)
- {
- #ifdef CONFIG_PERF_EVENTS
- int i;
- seq_printf(p, "%*s: ", prec, "PMI");
- for_each_online_cpu(i)
- seq_printf(p, "%10llu ", per_cpu(perf_irqs, i));
- seq_puts(p, " perf_events\n");
- #endif
- return 0;
- }
- #if CHIP_HAS_IPI()
- int arch_setup_hwirq(unsigned int irq, int node)
- {
- return irq >= NR_IRQS ? -EINVAL : 0;
- }
- void arch_teardown_hwirq(unsigned int irq) { }
- #endif
|