priv.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * handling privileged instructions
  3. *
  4. * Copyright IBM Corp. 2008, 2013
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License (version 2 only)
  8. * as published by the Free Software Foundation.
  9. *
  10. * Author(s): Carsten Otte <cotte@de.ibm.com>
  11. * Christian Borntraeger <borntraeger@de.ibm.com>
  12. */
  13. #include <linux/kvm.h>
  14. #include <linux/gfp.h>
  15. #include <linux/errno.h>
  16. #include <linux/compat.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/facility.h>
  19. #include <asm/current.h>
  20. #include <asm/debug.h>
  21. #include <asm/ebcdic.h>
  22. #include <asm/sysinfo.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/pgalloc.h>
  25. #include <asm/gmap.h>
  26. #include <asm/io.h>
  27. #include <asm/ptrace.h>
  28. #include <asm/compat.h>
  29. #include <asm/sclp.h>
  30. #include "gaccess.h"
  31. #include "kvm-s390.h"
  32. #include "trace.h"
  33. static int handle_ri(struct kvm_vcpu *vcpu)
  34. {
  35. if (test_kvm_facility(vcpu->kvm, 64)) {
  36. vcpu->arch.sie_block->ecb3 |= 0x01;
  37. kvm_s390_retry_instr(vcpu);
  38. return 0;
  39. } else
  40. return kvm_s390_inject_program_int(vcpu, PGM_OPERATION);
  41. }
  42. int kvm_s390_handle_aa(struct kvm_vcpu *vcpu)
  43. {
  44. if ((vcpu->arch.sie_block->ipa & 0xf) <= 4)
  45. return handle_ri(vcpu);
  46. else
  47. return -EOPNOTSUPP;
  48. }
  49. /* Handle SCK (SET CLOCK) interception */
  50. static int handle_set_clock(struct kvm_vcpu *vcpu)
  51. {
  52. int rc;
  53. ar_t ar;
  54. u64 op2, val;
  55. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  56. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  57. op2 = kvm_s390_get_base_disp_s(vcpu, &ar);
  58. if (op2 & 7) /* Operand must be on a doubleword boundary */
  59. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  60. rc = read_guest(vcpu, op2, ar, &val, sizeof(val));
  61. if (rc)
  62. return kvm_s390_inject_prog_cond(vcpu, rc);
  63. VCPU_EVENT(vcpu, 3, "SCK: setting guest TOD to 0x%llx", val);
  64. kvm_s390_set_tod_clock(vcpu->kvm, val);
  65. kvm_s390_set_psw_cc(vcpu, 0);
  66. return 0;
  67. }
  68. static int handle_set_prefix(struct kvm_vcpu *vcpu)
  69. {
  70. u64 operand2;
  71. u32 address;
  72. int rc;
  73. ar_t ar;
  74. vcpu->stat.instruction_spx++;
  75. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  76. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  77. operand2 = kvm_s390_get_base_disp_s(vcpu, &ar);
  78. /* must be word boundary */
  79. if (operand2 & 3)
  80. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  81. /* get the value */
  82. rc = read_guest(vcpu, operand2, ar, &address, sizeof(address));
  83. if (rc)
  84. return kvm_s390_inject_prog_cond(vcpu, rc);
  85. address &= 0x7fffe000u;
  86. /*
  87. * Make sure the new value is valid memory. We only need to check the
  88. * first page, since address is 8k aligned and memory pieces are always
  89. * at least 1MB aligned and have at least a size of 1MB.
  90. */
  91. if (kvm_is_error_gpa(vcpu->kvm, address))
  92. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  93. kvm_s390_set_prefix(vcpu, address);
  94. trace_kvm_s390_handle_prefix(vcpu, 1, address);
  95. return 0;
  96. }
  97. static int handle_store_prefix(struct kvm_vcpu *vcpu)
  98. {
  99. u64 operand2;
  100. u32 address;
  101. int rc;
  102. ar_t ar;
  103. vcpu->stat.instruction_stpx++;
  104. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  105. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  106. operand2 = kvm_s390_get_base_disp_s(vcpu, &ar);
  107. /* must be word boundary */
  108. if (operand2 & 3)
  109. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  110. address = kvm_s390_get_prefix(vcpu);
  111. /* get the value */
  112. rc = write_guest(vcpu, operand2, ar, &address, sizeof(address));
  113. if (rc)
  114. return kvm_s390_inject_prog_cond(vcpu, rc);
  115. VCPU_EVENT(vcpu, 3, "STPX: storing prefix 0x%x into 0x%llx", address, operand2);
  116. trace_kvm_s390_handle_prefix(vcpu, 0, address);
  117. return 0;
  118. }
  119. static int handle_store_cpu_address(struct kvm_vcpu *vcpu)
  120. {
  121. u16 vcpu_id = vcpu->vcpu_id;
  122. u64 ga;
  123. int rc;
  124. ar_t ar;
  125. vcpu->stat.instruction_stap++;
  126. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  127. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  128. ga = kvm_s390_get_base_disp_s(vcpu, &ar);
  129. if (ga & 1)
  130. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  131. rc = write_guest(vcpu, ga, ar, &vcpu_id, sizeof(vcpu_id));
  132. if (rc)
  133. return kvm_s390_inject_prog_cond(vcpu, rc);
  134. VCPU_EVENT(vcpu, 3, "STAP: storing cpu address (%u) to 0x%llx", vcpu_id, ga);
  135. trace_kvm_s390_handle_stap(vcpu, ga);
  136. return 0;
  137. }
  138. static int __skey_check_enable(struct kvm_vcpu *vcpu)
  139. {
  140. int rc = 0;
  141. trace_kvm_s390_skey_related_inst(vcpu);
  142. if (!(vcpu->arch.sie_block->ictl & (ICTL_ISKE | ICTL_SSKE | ICTL_RRBE)))
  143. return rc;
  144. rc = s390_enable_skey();
  145. VCPU_EVENT(vcpu, 3, "enabling storage keys for guest: %d", rc);
  146. if (!rc)
  147. vcpu->arch.sie_block->ictl &= ~(ICTL_ISKE | ICTL_SSKE | ICTL_RRBE);
  148. return rc;
  149. }
  150. static int try_handle_skey(struct kvm_vcpu *vcpu)
  151. {
  152. int rc;
  153. vcpu->stat.instruction_storage_key++;
  154. rc = __skey_check_enable(vcpu);
  155. if (rc)
  156. return rc;
  157. if (sclp.has_skey) {
  158. /* with storage-key facility, SIE interprets it for us */
  159. kvm_s390_retry_instr(vcpu);
  160. VCPU_EVENT(vcpu, 4, "%s", "retrying storage key operation");
  161. return -EAGAIN;
  162. }
  163. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  164. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  165. return 0;
  166. }
  167. static int handle_iske(struct kvm_vcpu *vcpu)
  168. {
  169. unsigned long addr;
  170. unsigned char key;
  171. int reg1, reg2;
  172. int rc;
  173. rc = try_handle_skey(vcpu);
  174. if (rc)
  175. return rc != -EAGAIN ? rc : 0;
  176. kvm_s390_get_regs_rre(vcpu, &reg1, &reg2);
  177. addr = vcpu->run->s.regs.gprs[reg2] & PAGE_MASK;
  178. addr = kvm_s390_logical_to_effective(vcpu, addr);
  179. addr = kvm_s390_real_to_abs(vcpu, addr);
  180. addr = gfn_to_hva(vcpu->kvm, gpa_to_gfn(addr));
  181. if (kvm_is_error_hva(addr))
  182. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  183. down_read(&current->mm->mmap_sem);
  184. rc = get_guest_storage_key(current->mm, addr, &key);
  185. up_read(&current->mm->mmap_sem);
  186. if (rc)
  187. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  188. vcpu->run->s.regs.gprs[reg1] &= ~0xff;
  189. vcpu->run->s.regs.gprs[reg1] |= key;
  190. return 0;
  191. }
  192. static int handle_rrbe(struct kvm_vcpu *vcpu)
  193. {
  194. unsigned long addr;
  195. int reg1, reg2;
  196. int rc;
  197. rc = try_handle_skey(vcpu);
  198. if (rc)
  199. return rc != -EAGAIN ? rc : 0;
  200. kvm_s390_get_regs_rre(vcpu, &reg1, &reg2);
  201. addr = vcpu->run->s.regs.gprs[reg2] & PAGE_MASK;
  202. addr = kvm_s390_logical_to_effective(vcpu, addr);
  203. addr = kvm_s390_real_to_abs(vcpu, addr);
  204. addr = gfn_to_hva(vcpu->kvm, gpa_to_gfn(addr));
  205. if (kvm_is_error_hva(addr))
  206. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  207. down_read(&current->mm->mmap_sem);
  208. rc = reset_guest_reference_bit(current->mm, addr);
  209. up_read(&current->mm->mmap_sem);
  210. if (rc < 0)
  211. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  212. kvm_s390_set_psw_cc(vcpu, rc);
  213. return 0;
  214. }
  215. #define SSKE_NQ 0x8
  216. #define SSKE_MR 0x4
  217. #define SSKE_MC 0x2
  218. #define SSKE_MB 0x1
  219. static int handle_sske(struct kvm_vcpu *vcpu)
  220. {
  221. unsigned char m3 = vcpu->arch.sie_block->ipb >> 28;
  222. unsigned long start, end;
  223. unsigned char key, oldkey;
  224. int reg1, reg2;
  225. int rc;
  226. rc = try_handle_skey(vcpu);
  227. if (rc)
  228. return rc != -EAGAIN ? rc : 0;
  229. if (!test_kvm_facility(vcpu->kvm, 8))
  230. m3 &= ~SSKE_MB;
  231. if (!test_kvm_facility(vcpu->kvm, 10))
  232. m3 &= ~(SSKE_MC | SSKE_MR);
  233. if (!test_kvm_facility(vcpu->kvm, 14))
  234. m3 &= ~SSKE_NQ;
  235. kvm_s390_get_regs_rre(vcpu, &reg1, &reg2);
  236. key = vcpu->run->s.regs.gprs[reg1] & 0xfe;
  237. start = vcpu->run->s.regs.gprs[reg2] & PAGE_MASK;
  238. start = kvm_s390_logical_to_effective(vcpu, start);
  239. if (m3 & SSKE_MB) {
  240. /* start already designates an absolute address */
  241. end = (start + (1UL << 20)) & ~((1UL << 20) - 1);
  242. } else {
  243. start = kvm_s390_real_to_abs(vcpu, start);
  244. end = start + PAGE_SIZE;
  245. }
  246. while (start != end) {
  247. unsigned long addr = gfn_to_hva(vcpu->kvm, gpa_to_gfn(start));
  248. if (kvm_is_error_hva(addr))
  249. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  250. down_read(&current->mm->mmap_sem);
  251. rc = cond_set_guest_storage_key(current->mm, addr, key, &oldkey,
  252. m3 & SSKE_NQ, m3 & SSKE_MR,
  253. m3 & SSKE_MC);
  254. up_read(&current->mm->mmap_sem);
  255. if (rc < 0)
  256. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  257. start += PAGE_SIZE;
  258. };
  259. if (m3 & (SSKE_MC | SSKE_MR)) {
  260. if (m3 & SSKE_MB) {
  261. /* skey in reg1 is unpredictable */
  262. kvm_s390_set_psw_cc(vcpu, 3);
  263. } else {
  264. kvm_s390_set_psw_cc(vcpu, rc);
  265. vcpu->run->s.regs.gprs[reg1] &= ~0xff00UL;
  266. vcpu->run->s.regs.gprs[reg1] |= (u64) oldkey << 8;
  267. }
  268. }
  269. if (m3 & SSKE_MB) {
  270. if (psw_bits(vcpu->arch.sie_block->gpsw).eaba == PSW_AMODE_64BIT)
  271. vcpu->run->s.regs.gprs[reg2] &= ~PAGE_MASK;
  272. else
  273. vcpu->run->s.regs.gprs[reg2] &= ~0xfffff000UL;
  274. end = kvm_s390_logical_to_effective(vcpu, end);
  275. vcpu->run->s.regs.gprs[reg2] |= end;
  276. }
  277. return 0;
  278. }
  279. static int handle_ipte_interlock(struct kvm_vcpu *vcpu)
  280. {
  281. vcpu->stat.instruction_ipte_interlock++;
  282. if (psw_bits(vcpu->arch.sie_block->gpsw).p)
  283. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  284. wait_event(vcpu->kvm->arch.ipte_wq, !ipte_lock_held(vcpu));
  285. kvm_s390_retry_instr(vcpu);
  286. VCPU_EVENT(vcpu, 4, "%s", "retrying ipte interlock operation");
  287. return 0;
  288. }
  289. static int handle_test_block(struct kvm_vcpu *vcpu)
  290. {
  291. gpa_t addr;
  292. int reg2;
  293. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  294. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  295. kvm_s390_get_regs_rre(vcpu, NULL, &reg2);
  296. addr = vcpu->run->s.regs.gprs[reg2] & PAGE_MASK;
  297. addr = kvm_s390_logical_to_effective(vcpu, addr);
  298. if (kvm_s390_check_low_addr_prot_real(vcpu, addr))
  299. return kvm_s390_inject_prog_irq(vcpu, &vcpu->arch.pgm);
  300. addr = kvm_s390_real_to_abs(vcpu, addr);
  301. if (kvm_is_error_gpa(vcpu->kvm, addr))
  302. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  303. /*
  304. * We don't expect errors on modern systems, and do not care
  305. * about storage keys (yet), so let's just clear the page.
  306. */
  307. if (kvm_clear_guest(vcpu->kvm, addr, PAGE_SIZE))
  308. return -EFAULT;
  309. kvm_s390_set_psw_cc(vcpu, 0);
  310. vcpu->run->s.regs.gprs[0] = 0;
  311. return 0;
  312. }
  313. static int handle_tpi(struct kvm_vcpu *vcpu)
  314. {
  315. struct kvm_s390_interrupt_info *inti;
  316. unsigned long len;
  317. u32 tpi_data[3];
  318. int rc;
  319. u64 addr;
  320. ar_t ar;
  321. addr = kvm_s390_get_base_disp_s(vcpu, &ar);
  322. if (addr & 3)
  323. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  324. inti = kvm_s390_get_io_int(vcpu->kvm, vcpu->arch.sie_block->gcr[6], 0);
  325. if (!inti) {
  326. kvm_s390_set_psw_cc(vcpu, 0);
  327. return 0;
  328. }
  329. tpi_data[0] = inti->io.subchannel_id << 16 | inti->io.subchannel_nr;
  330. tpi_data[1] = inti->io.io_int_parm;
  331. tpi_data[2] = inti->io.io_int_word;
  332. if (addr) {
  333. /*
  334. * Store the two-word I/O interruption code into the
  335. * provided area.
  336. */
  337. len = sizeof(tpi_data) - 4;
  338. rc = write_guest(vcpu, addr, ar, &tpi_data, len);
  339. if (rc) {
  340. rc = kvm_s390_inject_prog_cond(vcpu, rc);
  341. goto reinject_interrupt;
  342. }
  343. } else {
  344. /*
  345. * Store the three-word I/O interruption code into
  346. * the appropriate lowcore area.
  347. */
  348. len = sizeof(tpi_data);
  349. if (write_guest_lc(vcpu, __LC_SUBCHANNEL_ID, &tpi_data, len)) {
  350. /* failed writes to the low core are not recoverable */
  351. rc = -EFAULT;
  352. goto reinject_interrupt;
  353. }
  354. }
  355. /* irq was successfully handed to the guest */
  356. kfree(inti);
  357. kvm_s390_set_psw_cc(vcpu, 1);
  358. return 0;
  359. reinject_interrupt:
  360. /*
  361. * If we encounter a problem storing the interruption code, the
  362. * instruction is suppressed from the guest's view: reinject the
  363. * interrupt.
  364. */
  365. if (kvm_s390_reinject_io_int(vcpu->kvm, inti)) {
  366. kfree(inti);
  367. rc = -EFAULT;
  368. }
  369. /* don't set the cc, a pgm irq was injected or we drop to user space */
  370. return rc ? -EFAULT : 0;
  371. }
  372. static int handle_tsch(struct kvm_vcpu *vcpu)
  373. {
  374. struct kvm_s390_interrupt_info *inti = NULL;
  375. const u64 isc_mask = 0xffUL << 24; /* all iscs set */
  376. /* a valid schid has at least one bit set */
  377. if (vcpu->run->s.regs.gprs[1])
  378. inti = kvm_s390_get_io_int(vcpu->kvm, isc_mask,
  379. vcpu->run->s.regs.gprs[1]);
  380. /*
  381. * Prepare exit to userspace.
  382. * We indicate whether we dequeued a pending I/O interrupt
  383. * so that userspace can re-inject it if the instruction gets
  384. * a program check. While this may re-order the pending I/O
  385. * interrupts, this is no problem since the priority is kept
  386. * intact.
  387. */
  388. vcpu->run->exit_reason = KVM_EXIT_S390_TSCH;
  389. vcpu->run->s390_tsch.dequeued = !!inti;
  390. if (inti) {
  391. vcpu->run->s390_tsch.subchannel_id = inti->io.subchannel_id;
  392. vcpu->run->s390_tsch.subchannel_nr = inti->io.subchannel_nr;
  393. vcpu->run->s390_tsch.io_int_parm = inti->io.io_int_parm;
  394. vcpu->run->s390_tsch.io_int_word = inti->io.io_int_word;
  395. }
  396. vcpu->run->s390_tsch.ipb = vcpu->arch.sie_block->ipb;
  397. kfree(inti);
  398. return -EREMOTE;
  399. }
  400. static int handle_io_inst(struct kvm_vcpu *vcpu)
  401. {
  402. VCPU_EVENT(vcpu, 4, "%s", "I/O instruction");
  403. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  404. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  405. if (vcpu->kvm->arch.css_support) {
  406. /*
  407. * Most I/O instructions will be handled by userspace.
  408. * Exceptions are tpi and the interrupt portion of tsch.
  409. */
  410. if (vcpu->arch.sie_block->ipa == 0xb236)
  411. return handle_tpi(vcpu);
  412. if (vcpu->arch.sie_block->ipa == 0xb235)
  413. return handle_tsch(vcpu);
  414. /* Handle in userspace. */
  415. return -EOPNOTSUPP;
  416. } else {
  417. /*
  418. * Set condition code 3 to stop the guest from issuing channel
  419. * I/O instructions.
  420. */
  421. kvm_s390_set_psw_cc(vcpu, 3);
  422. return 0;
  423. }
  424. }
  425. static int handle_stfl(struct kvm_vcpu *vcpu)
  426. {
  427. int rc;
  428. unsigned int fac;
  429. vcpu->stat.instruction_stfl++;
  430. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  431. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  432. /*
  433. * We need to shift the lower 32 facility bits (bit 0-31) from a u64
  434. * into a u32 memory representation. They will remain bits 0-31.
  435. */
  436. fac = *vcpu->kvm->arch.model.fac_list >> 32;
  437. rc = write_guest_lc(vcpu, offsetof(struct lowcore, stfl_fac_list),
  438. &fac, sizeof(fac));
  439. if (rc)
  440. return rc;
  441. VCPU_EVENT(vcpu, 3, "STFL: store facility list 0x%x", fac);
  442. trace_kvm_s390_handle_stfl(vcpu, fac);
  443. return 0;
  444. }
  445. #define PSW_MASK_ADDR_MODE (PSW_MASK_EA | PSW_MASK_BA)
  446. #define PSW_MASK_UNASSIGNED 0xb80800fe7fffffffUL
  447. #define PSW_ADDR_24 0x0000000000ffffffUL
  448. #define PSW_ADDR_31 0x000000007fffffffUL
  449. int is_valid_psw(psw_t *psw)
  450. {
  451. if (psw->mask & PSW_MASK_UNASSIGNED)
  452. return 0;
  453. if ((psw->mask & PSW_MASK_ADDR_MODE) == PSW_MASK_BA) {
  454. if (psw->addr & ~PSW_ADDR_31)
  455. return 0;
  456. }
  457. if (!(psw->mask & PSW_MASK_ADDR_MODE) && (psw->addr & ~PSW_ADDR_24))
  458. return 0;
  459. if ((psw->mask & PSW_MASK_ADDR_MODE) == PSW_MASK_EA)
  460. return 0;
  461. if (psw->addr & 1)
  462. return 0;
  463. return 1;
  464. }
  465. int kvm_s390_handle_lpsw(struct kvm_vcpu *vcpu)
  466. {
  467. psw_t *gpsw = &vcpu->arch.sie_block->gpsw;
  468. psw_compat_t new_psw;
  469. u64 addr;
  470. int rc;
  471. ar_t ar;
  472. if (gpsw->mask & PSW_MASK_PSTATE)
  473. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  474. addr = kvm_s390_get_base_disp_s(vcpu, &ar);
  475. if (addr & 7)
  476. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  477. rc = read_guest(vcpu, addr, ar, &new_psw, sizeof(new_psw));
  478. if (rc)
  479. return kvm_s390_inject_prog_cond(vcpu, rc);
  480. if (!(new_psw.mask & PSW32_MASK_BASE))
  481. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  482. gpsw->mask = (new_psw.mask & ~PSW32_MASK_BASE) << 32;
  483. gpsw->mask |= new_psw.addr & PSW32_ADDR_AMODE;
  484. gpsw->addr = new_psw.addr & ~PSW32_ADDR_AMODE;
  485. if (!is_valid_psw(gpsw))
  486. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  487. return 0;
  488. }
  489. static int handle_lpswe(struct kvm_vcpu *vcpu)
  490. {
  491. psw_t new_psw;
  492. u64 addr;
  493. int rc;
  494. ar_t ar;
  495. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  496. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  497. addr = kvm_s390_get_base_disp_s(vcpu, &ar);
  498. if (addr & 7)
  499. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  500. rc = read_guest(vcpu, addr, ar, &new_psw, sizeof(new_psw));
  501. if (rc)
  502. return kvm_s390_inject_prog_cond(vcpu, rc);
  503. vcpu->arch.sie_block->gpsw = new_psw;
  504. if (!is_valid_psw(&vcpu->arch.sie_block->gpsw))
  505. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  506. return 0;
  507. }
  508. static int handle_stidp(struct kvm_vcpu *vcpu)
  509. {
  510. u64 stidp_data = vcpu->kvm->arch.model.cpuid;
  511. u64 operand2;
  512. int rc;
  513. ar_t ar;
  514. vcpu->stat.instruction_stidp++;
  515. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  516. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  517. operand2 = kvm_s390_get_base_disp_s(vcpu, &ar);
  518. if (operand2 & 7)
  519. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  520. rc = write_guest(vcpu, operand2, ar, &stidp_data, sizeof(stidp_data));
  521. if (rc)
  522. return kvm_s390_inject_prog_cond(vcpu, rc);
  523. VCPU_EVENT(vcpu, 3, "STIDP: store cpu id 0x%llx", stidp_data);
  524. return 0;
  525. }
  526. static void handle_stsi_3_2_2(struct kvm_vcpu *vcpu, struct sysinfo_3_2_2 *mem)
  527. {
  528. int cpus = 0;
  529. int n;
  530. cpus = atomic_read(&vcpu->kvm->online_vcpus);
  531. /* deal with other level 3 hypervisors */
  532. if (stsi(mem, 3, 2, 2))
  533. mem->count = 0;
  534. if (mem->count < 8)
  535. mem->count++;
  536. for (n = mem->count - 1; n > 0 ; n--)
  537. memcpy(&mem->vm[n], &mem->vm[n - 1], sizeof(mem->vm[0]));
  538. memset(&mem->vm[0], 0, sizeof(mem->vm[0]));
  539. mem->vm[0].cpus_total = cpus;
  540. mem->vm[0].cpus_configured = cpus;
  541. mem->vm[0].cpus_standby = 0;
  542. mem->vm[0].cpus_reserved = 0;
  543. mem->vm[0].caf = 1000;
  544. memcpy(mem->vm[0].name, "KVMguest", 8);
  545. ASCEBC(mem->vm[0].name, 8);
  546. memcpy(mem->vm[0].cpi, "KVM/Linux ", 16);
  547. ASCEBC(mem->vm[0].cpi, 16);
  548. }
  549. static void insert_stsi_usr_data(struct kvm_vcpu *vcpu, u64 addr, ar_t ar,
  550. u8 fc, u8 sel1, u16 sel2)
  551. {
  552. vcpu->run->exit_reason = KVM_EXIT_S390_STSI;
  553. vcpu->run->s390_stsi.addr = addr;
  554. vcpu->run->s390_stsi.ar = ar;
  555. vcpu->run->s390_stsi.fc = fc;
  556. vcpu->run->s390_stsi.sel1 = sel1;
  557. vcpu->run->s390_stsi.sel2 = sel2;
  558. }
  559. static int handle_stsi(struct kvm_vcpu *vcpu)
  560. {
  561. int fc = (vcpu->run->s.regs.gprs[0] & 0xf0000000) >> 28;
  562. int sel1 = vcpu->run->s.regs.gprs[0] & 0xff;
  563. int sel2 = vcpu->run->s.regs.gprs[1] & 0xffff;
  564. unsigned long mem = 0;
  565. u64 operand2;
  566. int rc = 0;
  567. ar_t ar;
  568. vcpu->stat.instruction_stsi++;
  569. VCPU_EVENT(vcpu, 3, "STSI: fc: %u sel1: %u sel2: %u", fc, sel1, sel2);
  570. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  571. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  572. if (fc > 3) {
  573. kvm_s390_set_psw_cc(vcpu, 3);
  574. return 0;
  575. }
  576. if (vcpu->run->s.regs.gprs[0] & 0x0fffff00
  577. || vcpu->run->s.regs.gprs[1] & 0xffff0000)
  578. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  579. if (fc == 0) {
  580. vcpu->run->s.regs.gprs[0] = 3 << 28;
  581. kvm_s390_set_psw_cc(vcpu, 0);
  582. return 0;
  583. }
  584. operand2 = kvm_s390_get_base_disp_s(vcpu, &ar);
  585. if (operand2 & 0xfff)
  586. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  587. switch (fc) {
  588. case 1: /* same handling for 1 and 2 */
  589. case 2:
  590. mem = get_zeroed_page(GFP_KERNEL);
  591. if (!mem)
  592. goto out_no_data;
  593. if (stsi((void *) mem, fc, sel1, sel2))
  594. goto out_no_data;
  595. break;
  596. case 3:
  597. if (sel1 != 2 || sel2 != 2)
  598. goto out_no_data;
  599. mem = get_zeroed_page(GFP_KERNEL);
  600. if (!mem)
  601. goto out_no_data;
  602. handle_stsi_3_2_2(vcpu, (void *) mem);
  603. break;
  604. }
  605. rc = write_guest(vcpu, operand2, ar, (void *)mem, PAGE_SIZE);
  606. if (rc) {
  607. rc = kvm_s390_inject_prog_cond(vcpu, rc);
  608. goto out;
  609. }
  610. if (vcpu->kvm->arch.user_stsi) {
  611. insert_stsi_usr_data(vcpu, operand2, ar, fc, sel1, sel2);
  612. rc = -EREMOTE;
  613. }
  614. trace_kvm_s390_handle_stsi(vcpu, fc, sel1, sel2, operand2);
  615. free_page(mem);
  616. kvm_s390_set_psw_cc(vcpu, 0);
  617. vcpu->run->s.regs.gprs[0] = 0;
  618. return rc;
  619. out_no_data:
  620. kvm_s390_set_psw_cc(vcpu, 3);
  621. out:
  622. free_page(mem);
  623. return rc;
  624. }
  625. static const intercept_handler_t b2_handlers[256] = {
  626. [0x02] = handle_stidp,
  627. [0x04] = handle_set_clock,
  628. [0x10] = handle_set_prefix,
  629. [0x11] = handle_store_prefix,
  630. [0x12] = handle_store_cpu_address,
  631. [0x14] = kvm_s390_handle_vsie,
  632. [0x21] = handle_ipte_interlock,
  633. [0x29] = handle_iske,
  634. [0x2a] = handle_rrbe,
  635. [0x2b] = handle_sske,
  636. [0x2c] = handle_test_block,
  637. [0x30] = handle_io_inst,
  638. [0x31] = handle_io_inst,
  639. [0x32] = handle_io_inst,
  640. [0x33] = handle_io_inst,
  641. [0x34] = handle_io_inst,
  642. [0x35] = handle_io_inst,
  643. [0x36] = handle_io_inst,
  644. [0x37] = handle_io_inst,
  645. [0x38] = handle_io_inst,
  646. [0x39] = handle_io_inst,
  647. [0x3a] = handle_io_inst,
  648. [0x3b] = handle_io_inst,
  649. [0x3c] = handle_io_inst,
  650. [0x50] = handle_ipte_interlock,
  651. [0x5f] = handle_io_inst,
  652. [0x74] = handle_io_inst,
  653. [0x76] = handle_io_inst,
  654. [0x7d] = handle_stsi,
  655. [0xb1] = handle_stfl,
  656. [0xb2] = handle_lpswe,
  657. };
  658. int kvm_s390_handle_b2(struct kvm_vcpu *vcpu)
  659. {
  660. intercept_handler_t handler;
  661. /*
  662. * A lot of B2 instructions are priviledged. Here we check for
  663. * the privileged ones, that we can handle in the kernel.
  664. * Anything else goes to userspace.
  665. */
  666. handler = b2_handlers[vcpu->arch.sie_block->ipa & 0x00ff];
  667. if (handler)
  668. return handler(vcpu);
  669. return -EOPNOTSUPP;
  670. }
  671. static int handle_epsw(struct kvm_vcpu *vcpu)
  672. {
  673. int reg1, reg2;
  674. kvm_s390_get_regs_rre(vcpu, &reg1, &reg2);
  675. /* This basically extracts the mask half of the psw. */
  676. vcpu->run->s.regs.gprs[reg1] &= 0xffffffff00000000UL;
  677. vcpu->run->s.regs.gprs[reg1] |= vcpu->arch.sie_block->gpsw.mask >> 32;
  678. if (reg2) {
  679. vcpu->run->s.regs.gprs[reg2] &= 0xffffffff00000000UL;
  680. vcpu->run->s.regs.gprs[reg2] |=
  681. vcpu->arch.sie_block->gpsw.mask & 0x00000000ffffffffUL;
  682. }
  683. return 0;
  684. }
  685. #define PFMF_RESERVED 0xfffc0101UL
  686. #define PFMF_SK 0x00020000UL
  687. #define PFMF_CF 0x00010000UL
  688. #define PFMF_UI 0x00008000UL
  689. #define PFMF_FSC 0x00007000UL
  690. #define PFMF_NQ 0x00000800UL
  691. #define PFMF_MR 0x00000400UL
  692. #define PFMF_MC 0x00000200UL
  693. #define PFMF_KEY 0x000000feUL
  694. static int handle_pfmf(struct kvm_vcpu *vcpu)
  695. {
  696. bool mr = false, mc = false, nq;
  697. int reg1, reg2;
  698. unsigned long start, end;
  699. unsigned char key;
  700. vcpu->stat.instruction_pfmf++;
  701. kvm_s390_get_regs_rre(vcpu, &reg1, &reg2);
  702. if (!test_kvm_facility(vcpu->kvm, 8))
  703. return kvm_s390_inject_program_int(vcpu, PGM_OPERATION);
  704. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  705. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  706. if (vcpu->run->s.regs.gprs[reg1] & PFMF_RESERVED)
  707. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  708. /* Only provide non-quiescing support if enabled for the guest */
  709. if (vcpu->run->s.regs.gprs[reg1] & PFMF_NQ &&
  710. !test_kvm_facility(vcpu->kvm, 14))
  711. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  712. /* Only provide conditional-SSKE support if enabled for the guest */
  713. if (vcpu->run->s.regs.gprs[reg1] & PFMF_SK &&
  714. test_kvm_facility(vcpu->kvm, 10)) {
  715. mr = vcpu->run->s.regs.gprs[reg1] & PFMF_MR;
  716. mc = vcpu->run->s.regs.gprs[reg1] & PFMF_MC;
  717. }
  718. nq = vcpu->run->s.regs.gprs[reg1] & PFMF_NQ;
  719. key = vcpu->run->s.regs.gprs[reg1] & PFMF_KEY;
  720. start = vcpu->run->s.regs.gprs[reg2] & PAGE_MASK;
  721. start = kvm_s390_logical_to_effective(vcpu, start);
  722. if (vcpu->run->s.regs.gprs[reg1] & PFMF_CF) {
  723. if (kvm_s390_check_low_addr_prot_real(vcpu, start))
  724. return kvm_s390_inject_prog_irq(vcpu, &vcpu->arch.pgm);
  725. }
  726. switch (vcpu->run->s.regs.gprs[reg1] & PFMF_FSC) {
  727. case 0x00000000:
  728. /* only 4k frames specify a real address */
  729. start = kvm_s390_real_to_abs(vcpu, start);
  730. end = (start + (1UL << 12)) & ~((1UL << 12) - 1);
  731. break;
  732. case 0x00001000:
  733. end = (start + (1UL << 20)) & ~((1UL << 20) - 1);
  734. break;
  735. case 0x00002000:
  736. /* only support 2G frame size if EDAT2 is available and we are
  737. not in 24-bit addressing mode */
  738. if (!test_kvm_facility(vcpu->kvm, 78) ||
  739. psw_bits(vcpu->arch.sie_block->gpsw).eaba == PSW_AMODE_24BIT)
  740. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  741. end = (start + (1UL << 31)) & ~((1UL << 31) - 1);
  742. break;
  743. default:
  744. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  745. }
  746. while (start != end) {
  747. unsigned long useraddr;
  748. /* Translate guest address to host address */
  749. useraddr = gfn_to_hva(vcpu->kvm, gpa_to_gfn(start));
  750. if (kvm_is_error_hva(useraddr))
  751. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  752. if (vcpu->run->s.regs.gprs[reg1] & PFMF_CF) {
  753. if (clear_user((void __user *)useraddr, PAGE_SIZE))
  754. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  755. }
  756. if (vcpu->run->s.regs.gprs[reg1] & PFMF_SK) {
  757. int rc = __skey_check_enable(vcpu);
  758. if (rc)
  759. return rc;
  760. down_read(&current->mm->mmap_sem);
  761. rc = cond_set_guest_storage_key(current->mm, useraddr,
  762. key, NULL, nq, mr, mc);
  763. up_read(&current->mm->mmap_sem);
  764. if (rc < 0)
  765. return kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  766. }
  767. start += PAGE_SIZE;
  768. }
  769. if (vcpu->run->s.regs.gprs[reg1] & PFMF_FSC) {
  770. if (psw_bits(vcpu->arch.sie_block->gpsw).eaba == PSW_AMODE_64BIT) {
  771. vcpu->run->s.regs.gprs[reg2] = end;
  772. } else {
  773. vcpu->run->s.regs.gprs[reg2] &= ~0xffffffffUL;
  774. end = kvm_s390_logical_to_effective(vcpu, end);
  775. vcpu->run->s.regs.gprs[reg2] |= end;
  776. }
  777. }
  778. return 0;
  779. }
  780. static int handle_essa(struct kvm_vcpu *vcpu)
  781. {
  782. /* entries expected to be 1FF */
  783. int entries = (vcpu->arch.sie_block->cbrlo & ~PAGE_MASK) >> 3;
  784. unsigned long *cbrlo;
  785. struct gmap *gmap;
  786. int i;
  787. VCPU_EVENT(vcpu, 4, "ESSA: release %d pages", entries);
  788. gmap = vcpu->arch.gmap;
  789. vcpu->stat.instruction_essa++;
  790. if (!vcpu->kvm->arch.use_cmma)
  791. return kvm_s390_inject_program_int(vcpu, PGM_OPERATION);
  792. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  793. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  794. if (((vcpu->arch.sie_block->ipb & 0xf0000000) >> 28) > 6)
  795. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  796. /* Retry the ESSA instruction */
  797. kvm_s390_retry_instr(vcpu);
  798. vcpu->arch.sie_block->cbrlo &= PAGE_MASK; /* reset nceo */
  799. cbrlo = phys_to_virt(vcpu->arch.sie_block->cbrlo);
  800. down_read(&gmap->mm->mmap_sem);
  801. for (i = 0; i < entries; ++i)
  802. __gmap_zap(gmap, cbrlo[i]);
  803. up_read(&gmap->mm->mmap_sem);
  804. return 0;
  805. }
  806. static const intercept_handler_t b9_handlers[256] = {
  807. [0x8a] = handle_ipte_interlock,
  808. [0x8d] = handle_epsw,
  809. [0x8e] = handle_ipte_interlock,
  810. [0x8f] = handle_ipte_interlock,
  811. [0xab] = handle_essa,
  812. [0xaf] = handle_pfmf,
  813. };
  814. int kvm_s390_handle_b9(struct kvm_vcpu *vcpu)
  815. {
  816. intercept_handler_t handler;
  817. /* This is handled just as for the B2 instructions. */
  818. handler = b9_handlers[vcpu->arch.sie_block->ipa & 0x00ff];
  819. if (handler)
  820. return handler(vcpu);
  821. return -EOPNOTSUPP;
  822. }
  823. int kvm_s390_handle_lctl(struct kvm_vcpu *vcpu)
  824. {
  825. int reg1 = (vcpu->arch.sie_block->ipa & 0x00f0) >> 4;
  826. int reg3 = vcpu->arch.sie_block->ipa & 0x000f;
  827. int reg, rc, nr_regs;
  828. u32 ctl_array[16];
  829. u64 ga;
  830. ar_t ar;
  831. vcpu->stat.instruction_lctl++;
  832. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  833. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  834. ga = kvm_s390_get_base_disp_rs(vcpu, &ar);
  835. if (ga & 3)
  836. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  837. VCPU_EVENT(vcpu, 4, "LCTL: r1:%d, r3:%d, addr: 0x%llx", reg1, reg3, ga);
  838. trace_kvm_s390_handle_lctl(vcpu, 0, reg1, reg3, ga);
  839. nr_regs = ((reg3 - reg1) & 0xf) + 1;
  840. rc = read_guest(vcpu, ga, ar, ctl_array, nr_regs * sizeof(u32));
  841. if (rc)
  842. return kvm_s390_inject_prog_cond(vcpu, rc);
  843. reg = reg1;
  844. nr_regs = 0;
  845. do {
  846. vcpu->arch.sie_block->gcr[reg] &= 0xffffffff00000000ul;
  847. vcpu->arch.sie_block->gcr[reg] |= ctl_array[nr_regs++];
  848. if (reg == reg3)
  849. break;
  850. reg = (reg + 1) % 16;
  851. } while (1);
  852. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  853. return 0;
  854. }
  855. int kvm_s390_handle_stctl(struct kvm_vcpu *vcpu)
  856. {
  857. int reg1 = (vcpu->arch.sie_block->ipa & 0x00f0) >> 4;
  858. int reg3 = vcpu->arch.sie_block->ipa & 0x000f;
  859. int reg, rc, nr_regs;
  860. u32 ctl_array[16];
  861. u64 ga;
  862. ar_t ar;
  863. vcpu->stat.instruction_stctl++;
  864. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  865. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  866. ga = kvm_s390_get_base_disp_rs(vcpu, &ar);
  867. if (ga & 3)
  868. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  869. VCPU_EVENT(vcpu, 4, "STCTL r1:%d, r3:%d, addr: 0x%llx", reg1, reg3, ga);
  870. trace_kvm_s390_handle_stctl(vcpu, 0, reg1, reg3, ga);
  871. reg = reg1;
  872. nr_regs = 0;
  873. do {
  874. ctl_array[nr_regs++] = vcpu->arch.sie_block->gcr[reg];
  875. if (reg == reg3)
  876. break;
  877. reg = (reg + 1) % 16;
  878. } while (1);
  879. rc = write_guest(vcpu, ga, ar, ctl_array, nr_regs * sizeof(u32));
  880. return rc ? kvm_s390_inject_prog_cond(vcpu, rc) : 0;
  881. }
  882. static int handle_lctlg(struct kvm_vcpu *vcpu)
  883. {
  884. int reg1 = (vcpu->arch.sie_block->ipa & 0x00f0) >> 4;
  885. int reg3 = vcpu->arch.sie_block->ipa & 0x000f;
  886. int reg, rc, nr_regs;
  887. u64 ctl_array[16];
  888. u64 ga;
  889. ar_t ar;
  890. vcpu->stat.instruction_lctlg++;
  891. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  892. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  893. ga = kvm_s390_get_base_disp_rsy(vcpu, &ar);
  894. if (ga & 7)
  895. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  896. VCPU_EVENT(vcpu, 4, "LCTLG: r1:%d, r3:%d, addr: 0x%llx", reg1, reg3, ga);
  897. trace_kvm_s390_handle_lctl(vcpu, 1, reg1, reg3, ga);
  898. nr_regs = ((reg3 - reg1) & 0xf) + 1;
  899. rc = read_guest(vcpu, ga, ar, ctl_array, nr_regs * sizeof(u64));
  900. if (rc)
  901. return kvm_s390_inject_prog_cond(vcpu, rc);
  902. reg = reg1;
  903. nr_regs = 0;
  904. do {
  905. vcpu->arch.sie_block->gcr[reg] = ctl_array[nr_regs++];
  906. if (reg == reg3)
  907. break;
  908. reg = (reg + 1) % 16;
  909. } while (1);
  910. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  911. return 0;
  912. }
  913. static int handle_stctg(struct kvm_vcpu *vcpu)
  914. {
  915. int reg1 = (vcpu->arch.sie_block->ipa & 0x00f0) >> 4;
  916. int reg3 = vcpu->arch.sie_block->ipa & 0x000f;
  917. int reg, rc, nr_regs;
  918. u64 ctl_array[16];
  919. u64 ga;
  920. ar_t ar;
  921. vcpu->stat.instruction_stctg++;
  922. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  923. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  924. ga = kvm_s390_get_base_disp_rsy(vcpu, &ar);
  925. if (ga & 7)
  926. return kvm_s390_inject_program_int(vcpu, PGM_SPECIFICATION);
  927. VCPU_EVENT(vcpu, 4, "STCTG r1:%d, r3:%d, addr: 0x%llx", reg1, reg3, ga);
  928. trace_kvm_s390_handle_stctl(vcpu, 1, reg1, reg3, ga);
  929. reg = reg1;
  930. nr_regs = 0;
  931. do {
  932. ctl_array[nr_regs++] = vcpu->arch.sie_block->gcr[reg];
  933. if (reg == reg3)
  934. break;
  935. reg = (reg + 1) % 16;
  936. } while (1);
  937. rc = write_guest(vcpu, ga, ar, ctl_array, nr_regs * sizeof(u64));
  938. return rc ? kvm_s390_inject_prog_cond(vcpu, rc) : 0;
  939. }
  940. static const intercept_handler_t eb_handlers[256] = {
  941. [0x2f] = handle_lctlg,
  942. [0x25] = handle_stctg,
  943. [0x60] = handle_ri,
  944. [0x61] = handle_ri,
  945. [0x62] = handle_ri,
  946. };
  947. int kvm_s390_handle_eb(struct kvm_vcpu *vcpu)
  948. {
  949. intercept_handler_t handler;
  950. handler = eb_handlers[vcpu->arch.sie_block->ipb & 0xff];
  951. if (handler)
  952. return handler(vcpu);
  953. return -EOPNOTSUPP;
  954. }
  955. static int handle_tprot(struct kvm_vcpu *vcpu)
  956. {
  957. u64 address1, address2;
  958. unsigned long hva, gpa;
  959. int ret = 0, cc = 0;
  960. bool writable;
  961. ar_t ar;
  962. vcpu->stat.instruction_tprot++;
  963. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  964. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  965. kvm_s390_get_base_disp_sse(vcpu, &address1, &address2, &ar, NULL);
  966. /* we only handle the Linux memory detection case:
  967. * access key == 0
  968. * everything else goes to userspace. */
  969. if (address2 & 0xf0)
  970. return -EOPNOTSUPP;
  971. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_DAT)
  972. ipte_lock(vcpu);
  973. ret = guest_translate_address(vcpu, address1, ar, &gpa, GACC_STORE);
  974. if (ret == PGM_PROTECTION) {
  975. /* Write protected? Try again with read-only... */
  976. cc = 1;
  977. ret = guest_translate_address(vcpu, address1, ar, &gpa,
  978. GACC_FETCH);
  979. }
  980. if (ret) {
  981. if (ret == PGM_ADDRESSING || ret == PGM_TRANSLATION_SPEC) {
  982. ret = kvm_s390_inject_program_int(vcpu, ret);
  983. } else if (ret > 0) {
  984. /* Translation not available */
  985. kvm_s390_set_psw_cc(vcpu, 3);
  986. ret = 0;
  987. }
  988. goto out_unlock;
  989. }
  990. hva = gfn_to_hva_prot(vcpu->kvm, gpa_to_gfn(gpa), &writable);
  991. if (kvm_is_error_hva(hva)) {
  992. ret = kvm_s390_inject_program_int(vcpu, PGM_ADDRESSING);
  993. } else {
  994. if (!writable)
  995. cc = 1; /* Write not permitted ==> read-only */
  996. kvm_s390_set_psw_cc(vcpu, cc);
  997. /* Note: CC2 only occurs for storage keys (not supported yet) */
  998. }
  999. out_unlock:
  1000. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_DAT)
  1001. ipte_unlock(vcpu);
  1002. return ret;
  1003. }
  1004. int kvm_s390_handle_e5(struct kvm_vcpu *vcpu)
  1005. {
  1006. /* For e5xx... instructions we only handle TPROT */
  1007. if ((vcpu->arch.sie_block->ipa & 0x00ff) == 0x01)
  1008. return handle_tprot(vcpu);
  1009. return -EOPNOTSUPP;
  1010. }
  1011. static int handle_sckpf(struct kvm_vcpu *vcpu)
  1012. {
  1013. u32 value;
  1014. if (vcpu->arch.sie_block->gpsw.mask & PSW_MASK_PSTATE)
  1015. return kvm_s390_inject_program_int(vcpu, PGM_PRIVILEGED_OP);
  1016. if (vcpu->run->s.regs.gprs[0] & 0x00000000ffff0000)
  1017. return kvm_s390_inject_program_int(vcpu,
  1018. PGM_SPECIFICATION);
  1019. value = vcpu->run->s.regs.gprs[0] & 0x000000000000ffff;
  1020. vcpu->arch.sie_block->todpr = value;
  1021. return 0;
  1022. }
  1023. static int handle_ptff(struct kvm_vcpu *vcpu)
  1024. {
  1025. /* we don't emulate any control instructions yet */
  1026. kvm_s390_set_psw_cc(vcpu, 3);
  1027. return 0;
  1028. }
  1029. static const intercept_handler_t x01_handlers[256] = {
  1030. [0x04] = handle_ptff,
  1031. [0x07] = handle_sckpf,
  1032. };
  1033. int kvm_s390_handle_01(struct kvm_vcpu *vcpu)
  1034. {
  1035. intercept_handler_t handler;
  1036. handler = x01_handlers[vcpu->arch.sie_block->ipa & 0x00ff];
  1037. if (handler)
  1038. return handler(vcpu);
  1039. return -EOPNOTSUPP;
  1040. }