entry.S 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * S390 low-level entry points.
  3. *
  4. * Copyright IBM Corp. 1999, 2012
  5. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  6. * Hartmut Penner (hp@de.ibm.com),
  7. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  8. * Heiko Carstens <heiko.carstens@de.ibm.com>
  9. */
  10. #include <linux/init.h>
  11. #include <linux/linkage.h>
  12. #include <asm/processor.h>
  13. #include <asm/cache.h>
  14. #include <asm/errno.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/unistd.h>
  19. #include <asm/page.h>
  20. #include <asm/sigp.h>
  21. #include <asm/irq.h>
  22. #include <asm/vx-insn.h>
  23. #include <asm/setup.h>
  24. #include <asm/nmi.h>
  25. #include <asm/export.h>
  26. __PT_R0 = __PT_GPRS
  27. __PT_R1 = __PT_GPRS + 8
  28. __PT_R2 = __PT_GPRS + 16
  29. __PT_R3 = __PT_GPRS + 24
  30. __PT_R4 = __PT_GPRS + 32
  31. __PT_R5 = __PT_GPRS + 40
  32. __PT_R6 = __PT_GPRS + 48
  33. __PT_R7 = __PT_GPRS + 56
  34. __PT_R8 = __PT_GPRS + 64
  35. __PT_R9 = __PT_GPRS + 72
  36. __PT_R10 = __PT_GPRS + 80
  37. __PT_R11 = __PT_GPRS + 88
  38. __PT_R12 = __PT_GPRS + 96
  39. __PT_R13 = __PT_GPRS + 104
  40. __PT_R14 = __PT_GPRS + 112
  41. __PT_R15 = __PT_GPRS + 120
  42. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  43. STACK_SIZE = 1 << STACK_SHIFT
  44. STACK_INIT = STACK_SIZE - STACK_FRAME_OVERHEAD - __PT_SIZE
  45. _TIF_WORK = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  46. _TIF_UPROBE)
  47. _TIF_TRACE = (_TIF_SYSCALL_TRACE | _TIF_SYSCALL_AUDIT | _TIF_SECCOMP | \
  48. _TIF_SYSCALL_TRACEPOINT)
  49. _CIF_WORK = (_CIF_MCCK_PENDING | _CIF_ASCE | _CIF_FPU)
  50. _PIF_WORK = (_PIF_PER_TRAP)
  51. #define BASED(name) name-cleanup_critical(%r13)
  52. .macro TRACE_IRQS_ON
  53. #ifdef CONFIG_TRACE_IRQFLAGS
  54. basr %r2,%r0
  55. brasl %r14,trace_hardirqs_on_caller
  56. #endif
  57. .endm
  58. .macro TRACE_IRQS_OFF
  59. #ifdef CONFIG_TRACE_IRQFLAGS
  60. basr %r2,%r0
  61. brasl %r14,trace_hardirqs_off_caller
  62. #endif
  63. .endm
  64. .macro LOCKDEP_SYS_EXIT
  65. #ifdef CONFIG_LOCKDEP
  66. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  67. jz .+10
  68. brasl %r14,lockdep_sys_exit
  69. #endif
  70. .endm
  71. .macro CHECK_STACK stacksize,savearea
  72. #ifdef CONFIG_CHECK_STACK
  73. tml %r15,\stacksize - CONFIG_STACK_GUARD
  74. lghi %r14,\savearea
  75. jz stack_overflow
  76. #endif
  77. .endm
  78. .macro SWITCH_ASYNC savearea,timer
  79. tmhh %r8,0x0001 # interrupting from user ?
  80. jnz 1f
  81. lgr %r14,%r9
  82. slg %r14,BASED(.Lcritical_start)
  83. clg %r14,BASED(.Lcritical_length)
  84. jhe 0f
  85. lghi %r11,\savearea # inside critical section, do cleanup
  86. brasl %r14,cleanup_critical
  87. tmhh %r8,0x0001 # retest problem state after cleanup
  88. jnz 1f
  89. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async stack?
  90. slgr %r14,%r15
  91. srag %r14,%r14,STACK_SHIFT
  92. jnz 2f
  93. CHECK_STACK 1<<STACK_SHIFT,\savearea
  94. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  95. j 3f
  96. 1: LAST_BREAK %r14
  97. UPDATE_VTIME %r14,%r15,\timer
  98. 2: lg %r15,__LC_ASYNC_STACK # load async stack
  99. 3: la %r11,STACK_FRAME_OVERHEAD(%r15)
  100. .endm
  101. .macro UPDATE_VTIME w1,w2,enter_timer
  102. lg \w1,__LC_EXIT_TIMER
  103. lg \w2,__LC_LAST_UPDATE_TIMER
  104. slg \w1,\enter_timer
  105. slg \w2,__LC_EXIT_TIMER
  106. alg \w1,__LC_USER_TIMER
  107. alg \w2,__LC_SYSTEM_TIMER
  108. stg \w1,__LC_USER_TIMER
  109. stg \w2,__LC_SYSTEM_TIMER
  110. mvc __LC_LAST_UPDATE_TIMER(8),\enter_timer
  111. .endm
  112. .macro LAST_BREAK scratch
  113. srag \scratch,%r10,23
  114. jz .+10
  115. stg %r10,__TI_last_break(%r12)
  116. .endm
  117. .macro REENABLE_IRQS
  118. stg %r8,__LC_RETURN_PSW
  119. ni __LC_RETURN_PSW,0xbf
  120. ssm __LC_RETURN_PSW
  121. .endm
  122. .macro STCK savearea
  123. #ifdef CONFIG_HAVE_MARCH_Z9_109_FEATURES
  124. .insn s,0xb27c0000,\savearea # store clock fast
  125. #else
  126. .insn s,0xb2050000,\savearea # store clock
  127. #endif
  128. .endm
  129. /*
  130. * The TSTMSK macro generates a test-under-mask instruction by
  131. * calculating the memory offset for the specified mask value.
  132. * Mask value can be any constant. The macro shifts the mask
  133. * value to calculate the memory offset for the test-under-mask
  134. * instruction.
  135. */
  136. .macro TSTMSK addr, mask, size=8, bytepos=0
  137. .if (\bytepos < \size) && (\mask >> 8)
  138. .if (\mask & 0xff)
  139. .error "Mask exceeds byte boundary"
  140. .endif
  141. TSTMSK \addr, "(\mask >> 8)", \size, "(\bytepos + 1)"
  142. .exitm
  143. .endif
  144. .ifeq \mask
  145. .error "Mask must not be zero"
  146. .endif
  147. off = \size - \bytepos - 1
  148. tm off+\addr, \mask
  149. .endm
  150. .section .kprobes.text, "ax"
  151. .Ldummy:
  152. /*
  153. * This nop exists only in order to avoid that __switch_to starts at
  154. * the beginning of the kprobes text section. In that case we would
  155. * have several symbols at the same address. E.g. objdump would take
  156. * an arbitrary symbol name when disassembling this code.
  157. * With the added nop in between the __switch_to symbol is unique
  158. * again.
  159. */
  160. nop 0
  161. /*
  162. * Scheduler resume function, called by switch_to
  163. * gpr2 = (task_struct *) prev
  164. * gpr3 = (task_struct *) next
  165. * Returns:
  166. * gpr2 = prev
  167. */
  168. ENTRY(__switch_to)
  169. stmg %r6,%r15,__SF_GPRS(%r15) # store gprs of prev task
  170. lgr %r1,%r2
  171. aghi %r1,__TASK_thread # thread_struct of prev task
  172. lg %r5,__TASK_thread_info(%r3) # get thread_info of next
  173. stg %r15,__THREAD_ksp(%r1) # store kernel stack of prev
  174. lgr %r1,%r3
  175. aghi %r1,__TASK_thread # thread_struct of next task
  176. lgr %r15,%r5
  177. aghi %r15,STACK_INIT # end of kernel stack of next
  178. stg %r3,__LC_CURRENT # store task struct of next
  179. stg %r5,__LC_THREAD_INFO # store thread info of next
  180. stg %r15,__LC_KERNEL_STACK # store end of kernel stack
  181. lg %r15,__THREAD_ksp(%r1) # load kernel stack of next
  182. /* c4 is used in guest detection: arch/s390/kernel/perf_cpum_sf.c */
  183. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  184. mvc __LC_CURRENT_PID(4,%r0),__TASK_pid(%r3) # store pid of next
  185. lmg %r6,%r15,__SF_GPRS(%r15) # load gprs of next task
  186. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_LPP
  187. bzr %r14
  188. .insn s,0xb2800000,__LC_LPP # set program parameter
  189. br %r14
  190. .L__critical_start:
  191. #if IS_ENABLED(CONFIG_KVM)
  192. /*
  193. * sie64a calling convention:
  194. * %r2 pointer to sie control block
  195. * %r3 guest register save area
  196. */
  197. ENTRY(sie64a)
  198. stmg %r6,%r14,__SF_GPRS(%r15) # save kernel registers
  199. stg %r2,__SF_EMPTY(%r15) # save control block pointer
  200. stg %r3,__SF_EMPTY+8(%r15) # save guest register save area
  201. xc __SF_EMPTY+16(8,%r15),__SF_EMPTY+16(%r15) # reason code = 0
  202. TSTMSK __LC_CPU_FLAGS,_CIF_FPU # load guest fp/vx registers ?
  203. jno .Lsie_load_guest_gprs
  204. brasl %r14,load_fpu_regs # load guest fp/vx regs
  205. .Lsie_load_guest_gprs:
  206. lmg %r0,%r13,0(%r3) # load guest gprs 0-13
  207. lg %r14,__LC_GMAP # get gmap pointer
  208. ltgr %r14,%r14
  209. jz .Lsie_gmap
  210. lctlg %c1,%c1,__GMAP_ASCE(%r14) # load primary asce
  211. .Lsie_gmap:
  212. lg %r14,__SF_EMPTY(%r15) # get control block pointer
  213. oi __SIE_PROG0C+3(%r14),1 # we are going into SIE now
  214. tm __SIE_PROG20+3(%r14),3 # last exit...
  215. jnz .Lsie_skip
  216. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  217. jo .Lsie_skip # exit if fp/vx regs changed
  218. sie 0(%r14)
  219. .Lsie_skip:
  220. ni __SIE_PROG0C+3(%r14),0xfe # no longer in SIE
  221. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  222. .Lsie_done:
  223. # some program checks are suppressing. C code (e.g. do_protection_exception)
  224. # will rewind the PSW by the ILC, which is often 4 bytes in case of SIE. There
  225. # are some corner cases (e.g. runtime instrumentation) where ILC is unpredictable.
  226. # Other instructions between sie64a and .Lsie_done should not cause program
  227. # interrupts. So lets use 3 nops as a landing pad for all possible rewinds.
  228. # See also .Lcleanup_sie
  229. .Lrewind_pad6:
  230. nopr 7
  231. .Lrewind_pad4:
  232. nopr 7
  233. .Lrewind_pad2:
  234. nopr 7
  235. .globl sie_exit
  236. sie_exit:
  237. lg %r14,__SF_EMPTY+8(%r15) # load guest register save area
  238. stmg %r0,%r13,0(%r14) # save guest gprs 0-13
  239. lmg %r6,%r14,__SF_GPRS(%r15) # restore kernel registers
  240. lg %r2,__SF_EMPTY+16(%r15) # return exit reason code
  241. br %r14
  242. .Lsie_fault:
  243. lghi %r14,-EFAULT
  244. stg %r14,__SF_EMPTY+16(%r15) # set exit reason code
  245. j sie_exit
  246. EX_TABLE(.Lrewind_pad6,.Lsie_fault)
  247. EX_TABLE(.Lrewind_pad4,.Lsie_fault)
  248. EX_TABLE(.Lrewind_pad2,.Lsie_fault)
  249. EX_TABLE(sie_exit,.Lsie_fault)
  250. EXPORT_SYMBOL(sie64a)
  251. EXPORT_SYMBOL(sie_exit)
  252. #endif
  253. /*
  254. * SVC interrupt handler routine. System calls are synchronous events and
  255. * are executed with interrupts enabled.
  256. */
  257. ENTRY(system_call)
  258. stpt __LC_SYNC_ENTER_TIMER
  259. .Lsysc_stmg:
  260. stmg %r8,%r15,__LC_SAVE_AREA_SYNC
  261. lg %r10,__LC_LAST_BREAK
  262. lg %r12,__LC_THREAD_INFO
  263. lghi %r14,_PIF_SYSCALL
  264. .Lsysc_per:
  265. lg %r15,__LC_KERNEL_STACK
  266. la %r11,STACK_FRAME_OVERHEAD(%r15) # pointer to pt_regs
  267. LAST_BREAK %r13
  268. .Lsysc_vtime:
  269. UPDATE_VTIME %r10,%r13,__LC_SYNC_ENTER_TIMER
  270. stmg %r0,%r7,__PT_R0(%r11)
  271. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
  272. mvc __PT_PSW(16,%r11),__LC_SVC_OLD_PSW
  273. mvc __PT_INT_CODE(4,%r11),__LC_SVC_ILC
  274. stg %r14,__PT_FLAGS(%r11)
  275. .Lsysc_do_svc:
  276. lg %r10,__TI_sysc_table(%r12) # address of system call table
  277. llgh %r8,__PT_INT_CODE+2(%r11)
  278. slag %r8,%r8,2 # shift and test for svc 0
  279. jnz .Lsysc_nr_ok
  280. # svc 0: system call number in %r1
  281. llgfr %r1,%r1 # clear high word in r1
  282. cghi %r1,NR_syscalls
  283. jnl .Lsysc_nr_ok
  284. sth %r1,__PT_INT_CODE+2(%r11)
  285. slag %r8,%r1,2
  286. .Lsysc_nr_ok:
  287. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  288. stg %r2,__PT_ORIG_GPR2(%r11)
  289. stg %r7,STACK_FRAME_OVERHEAD(%r15)
  290. lgf %r9,0(%r8,%r10) # get system call add.
  291. TSTMSK __TI_flags(%r12),_TIF_TRACE
  292. jnz .Lsysc_tracesys
  293. basr %r14,%r9 # call sys_xxxx
  294. stg %r2,__PT_R2(%r11) # store return value
  295. .Lsysc_return:
  296. LOCKDEP_SYS_EXIT
  297. .Lsysc_tif:
  298. TSTMSK __PT_FLAGS(%r11),_PIF_WORK
  299. jnz .Lsysc_work
  300. TSTMSK __TI_flags(%r12),_TIF_WORK
  301. jnz .Lsysc_work # check for work
  302. TSTMSK __LC_CPU_FLAGS,_CIF_WORK
  303. jnz .Lsysc_work
  304. .Lsysc_restore:
  305. lg %r14,__LC_VDSO_PER_CPU
  306. lmg %r0,%r10,__PT_R0(%r11)
  307. mvc __LC_RETURN_PSW(16),__PT_PSW(%r11)
  308. .Lsysc_exit_timer:
  309. stpt __LC_EXIT_TIMER
  310. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  311. lmg %r11,%r15,__PT_R11(%r11)
  312. lpswe __LC_RETURN_PSW
  313. .Lsysc_done:
  314. #
  315. # One of the work bits is on. Find out which one.
  316. #
  317. .Lsysc_work:
  318. TSTMSK __LC_CPU_FLAGS,_CIF_MCCK_PENDING
  319. jo .Lsysc_mcck_pending
  320. TSTMSK __TI_flags(%r12),_TIF_NEED_RESCHED
  321. jo .Lsysc_reschedule
  322. #ifdef CONFIG_UPROBES
  323. TSTMSK __TI_flags(%r12),_TIF_UPROBE
  324. jo .Lsysc_uprobe_notify
  325. #endif
  326. TSTMSK __PT_FLAGS(%r11),_PIF_PER_TRAP
  327. jo .Lsysc_singlestep
  328. TSTMSK __TI_flags(%r12),_TIF_SIGPENDING
  329. jo .Lsysc_sigpending
  330. TSTMSK __TI_flags(%r12),_TIF_NOTIFY_RESUME
  331. jo .Lsysc_notify_resume
  332. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  333. jo .Lsysc_vxrs
  334. TSTMSK __LC_CPU_FLAGS,_CIF_ASCE
  335. jo .Lsysc_uaccess
  336. j .Lsysc_return # beware of critical section cleanup
  337. #
  338. # _TIF_NEED_RESCHED is set, call schedule
  339. #
  340. .Lsysc_reschedule:
  341. larl %r14,.Lsysc_return
  342. jg schedule
  343. #
  344. # _CIF_MCCK_PENDING is set, call handler
  345. #
  346. .Lsysc_mcck_pending:
  347. larl %r14,.Lsysc_return
  348. jg s390_handle_mcck # TIF bit will be cleared by handler
  349. #
  350. # _CIF_ASCE is set, load user space asce
  351. #
  352. .Lsysc_uaccess:
  353. ni __LC_CPU_FLAGS+7,255-_CIF_ASCE
  354. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  355. j .Lsysc_return
  356. #
  357. # CIF_FPU is set, restore floating-point controls and floating-point registers.
  358. #
  359. .Lsysc_vxrs:
  360. larl %r14,.Lsysc_return
  361. jg load_fpu_regs
  362. #
  363. # _TIF_SIGPENDING is set, call do_signal
  364. #
  365. .Lsysc_sigpending:
  366. lgr %r2,%r11 # pass pointer to pt_regs
  367. brasl %r14,do_signal
  368. TSTMSK __PT_FLAGS(%r11),_PIF_SYSCALL
  369. jno .Lsysc_return
  370. lmg %r2,%r7,__PT_R2(%r11) # load svc arguments
  371. lg %r10,__TI_sysc_table(%r12) # address of system call table
  372. lghi %r8,0 # svc 0 returns -ENOSYS
  373. llgh %r1,__PT_INT_CODE+2(%r11) # load new svc number
  374. cghi %r1,NR_syscalls
  375. jnl .Lsysc_nr_ok # invalid svc number -> do svc 0
  376. slag %r8,%r1,2
  377. j .Lsysc_nr_ok # restart svc
  378. #
  379. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  380. #
  381. .Lsysc_notify_resume:
  382. lgr %r2,%r11 # pass pointer to pt_regs
  383. larl %r14,.Lsysc_return
  384. jg do_notify_resume
  385. #
  386. # _TIF_UPROBE is set, call uprobe_notify_resume
  387. #
  388. #ifdef CONFIG_UPROBES
  389. .Lsysc_uprobe_notify:
  390. lgr %r2,%r11 # pass pointer to pt_regs
  391. larl %r14,.Lsysc_return
  392. jg uprobe_notify_resume
  393. #endif
  394. #
  395. # _PIF_PER_TRAP is set, call do_per_trap
  396. #
  397. .Lsysc_singlestep:
  398. ni __PT_FLAGS+7(%r11),255-_PIF_PER_TRAP
  399. lgr %r2,%r11 # pass pointer to pt_regs
  400. larl %r14,.Lsysc_return
  401. jg do_per_trap
  402. #
  403. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  404. # and after the system call
  405. #
  406. .Lsysc_tracesys:
  407. lgr %r2,%r11 # pass pointer to pt_regs
  408. la %r3,0
  409. llgh %r0,__PT_INT_CODE+2(%r11)
  410. stg %r0,__PT_R2(%r11)
  411. brasl %r14,do_syscall_trace_enter
  412. lghi %r0,NR_syscalls
  413. clgr %r0,%r2
  414. jnh .Lsysc_tracenogo
  415. sllg %r8,%r2,2
  416. lgf %r9,0(%r8,%r10)
  417. .Lsysc_tracego:
  418. lmg %r3,%r7,__PT_R3(%r11)
  419. stg %r7,STACK_FRAME_OVERHEAD(%r15)
  420. lg %r2,__PT_ORIG_GPR2(%r11)
  421. basr %r14,%r9 # call sys_xxx
  422. stg %r2,__PT_R2(%r11) # store return value
  423. .Lsysc_tracenogo:
  424. TSTMSK __TI_flags(%r12),_TIF_TRACE
  425. jz .Lsysc_return
  426. lgr %r2,%r11 # pass pointer to pt_regs
  427. larl %r14,.Lsysc_return
  428. jg do_syscall_trace_exit
  429. #
  430. # a new process exits the kernel with ret_from_fork
  431. #
  432. ENTRY(ret_from_fork)
  433. la %r11,STACK_FRAME_OVERHEAD(%r15)
  434. lg %r12,__LC_THREAD_INFO
  435. brasl %r14,schedule_tail
  436. TRACE_IRQS_ON
  437. ssm __LC_SVC_NEW_PSW # reenable interrupts
  438. tm __PT_PSW+1(%r11),0x01 # forking a kernel thread ?
  439. jne .Lsysc_tracenogo
  440. # it's a kernel thread
  441. lmg %r9,%r10,__PT_R9(%r11) # load gprs
  442. ENTRY(kernel_thread_starter)
  443. la %r2,0(%r10)
  444. basr %r14,%r9
  445. j .Lsysc_tracenogo
  446. /*
  447. * Program check handler routine
  448. */
  449. ENTRY(pgm_check_handler)
  450. stpt __LC_SYNC_ENTER_TIMER
  451. stmg %r8,%r15,__LC_SAVE_AREA_SYNC
  452. lg %r10,__LC_LAST_BREAK
  453. lg %r12,__LC_THREAD_INFO
  454. larl %r13,cleanup_critical
  455. lmg %r8,%r9,__LC_PGM_OLD_PSW
  456. tmhh %r8,0x0001 # test problem state bit
  457. jnz 2f # -> fault in user space
  458. #if IS_ENABLED(CONFIG_KVM)
  459. # cleanup critical section for sie64a
  460. lgr %r14,%r9
  461. slg %r14,BASED(.Lsie_critical_start)
  462. clg %r14,BASED(.Lsie_critical_length)
  463. jhe 0f
  464. brasl %r14,.Lcleanup_sie
  465. #endif
  466. 0: tmhh %r8,0x4000 # PER bit set in old PSW ?
  467. jnz 1f # -> enabled, can't be a double fault
  468. tm __LC_PGM_ILC+3,0x80 # check for per exception
  469. jnz .Lpgm_svcper # -> single stepped svc
  470. 1: CHECK_STACK STACK_SIZE,__LC_SAVE_AREA_SYNC
  471. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  472. j 3f
  473. 2: LAST_BREAK %r14
  474. UPDATE_VTIME %r14,%r15,__LC_SYNC_ENTER_TIMER
  475. lg %r15,__LC_KERNEL_STACK
  476. lg %r14,__TI_task(%r12)
  477. aghi %r14,__TASK_thread # pointer to thread_struct
  478. lghi %r13,__LC_PGM_TDB
  479. tm __LC_PGM_ILC+2,0x02 # check for transaction abort
  480. jz 3f
  481. mvc __THREAD_trap_tdb(256,%r14),0(%r13)
  482. 3: la %r11,STACK_FRAME_OVERHEAD(%r15)
  483. stmg %r0,%r7,__PT_R0(%r11)
  484. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
  485. stmg %r8,%r9,__PT_PSW(%r11)
  486. mvc __PT_INT_CODE(4,%r11),__LC_PGM_ILC
  487. mvc __PT_INT_PARM_LONG(8,%r11),__LC_TRANS_EXC_CODE
  488. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  489. stg %r10,__PT_ARGS(%r11)
  490. tm __LC_PGM_ILC+3,0x80 # check for per exception
  491. jz 4f
  492. tmhh %r8,0x0001 # kernel per event ?
  493. jz .Lpgm_kprobe
  494. oi __PT_FLAGS+7(%r11),_PIF_PER_TRAP
  495. mvc __THREAD_per_address(8,%r14),__LC_PER_ADDRESS
  496. mvc __THREAD_per_cause(2,%r14),__LC_PER_CODE
  497. mvc __THREAD_per_paid(1,%r14),__LC_PER_ACCESS_ID
  498. 4: REENABLE_IRQS
  499. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  500. larl %r1,pgm_check_table
  501. llgh %r10,__PT_INT_CODE+2(%r11)
  502. nill %r10,0x007f
  503. sll %r10,2
  504. je .Lpgm_return
  505. lgf %r1,0(%r10,%r1) # load address of handler routine
  506. lgr %r2,%r11 # pass pointer to pt_regs
  507. basr %r14,%r1 # branch to interrupt-handler
  508. .Lpgm_return:
  509. LOCKDEP_SYS_EXIT
  510. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  511. jno .Lsysc_restore
  512. j .Lsysc_tif
  513. #
  514. # PER event in supervisor state, must be kprobes
  515. #
  516. .Lpgm_kprobe:
  517. REENABLE_IRQS
  518. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  519. lgr %r2,%r11 # pass pointer to pt_regs
  520. brasl %r14,do_per_trap
  521. j .Lpgm_return
  522. #
  523. # single stepped system call
  524. #
  525. .Lpgm_svcper:
  526. mvc __LC_RETURN_PSW(8),__LC_SVC_NEW_PSW
  527. larl %r14,.Lsysc_per
  528. stg %r14,__LC_RETURN_PSW+8
  529. lghi %r14,_PIF_SYSCALL | _PIF_PER_TRAP
  530. lpswe __LC_RETURN_PSW # branch to .Lsysc_per and enable irqs
  531. /*
  532. * IO interrupt handler routine
  533. */
  534. ENTRY(io_int_handler)
  535. STCK __LC_INT_CLOCK
  536. stpt __LC_ASYNC_ENTER_TIMER
  537. stmg %r8,%r15,__LC_SAVE_AREA_ASYNC
  538. lg %r10,__LC_LAST_BREAK
  539. lg %r12,__LC_THREAD_INFO
  540. larl %r13,cleanup_critical
  541. lmg %r8,%r9,__LC_IO_OLD_PSW
  542. SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
  543. stmg %r0,%r7,__PT_R0(%r11)
  544. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
  545. stmg %r8,%r9,__PT_PSW(%r11)
  546. mvc __PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
  547. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  548. TSTMSK __LC_CPU_FLAGS,_CIF_IGNORE_IRQ
  549. jo .Lio_restore
  550. TRACE_IRQS_OFF
  551. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  552. .Lio_loop:
  553. lgr %r2,%r11 # pass pointer to pt_regs
  554. lghi %r3,IO_INTERRUPT
  555. tm __PT_INT_CODE+8(%r11),0x80 # adapter interrupt ?
  556. jz .Lio_call
  557. lghi %r3,THIN_INTERRUPT
  558. .Lio_call:
  559. brasl %r14,do_IRQ
  560. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_LPAR
  561. jz .Lio_return
  562. tpi 0
  563. jz .Lio_return
  564. mvc __PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
  565. j .Lio_loop
  566. .Lio_return:
  567. LOCKDEP_SYS_EXIT
  568. TRACE_IRQS_ON
  569. .Lio_tif:
  570. TSTMSK __TI_flags(%r12),_TIF_WORK
  571. jnz .Lio_work # there is work to do (signals etc.)
  572. TSTMSK __LC_CPU_FLAGS,_CIF_WORK
  573. jnz .Lio_work
  574. .Lio_restore:
  575. lg %r14,__LC_VDSO_PER_CPU
  576. lmg %r0,%r10,__PT_R0(%r11)
  577. mvc __LC_RETURN_PSW(16),__PT_PSW(%r11)
  578. .Lio_exit_timer:
  579. stpt __LC_EXIT_TIMER
  580. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  581. lmg %r11,%r15,__PT_R11(%r11)
  582. lpswe __LC_RETURN_PSW
  583. .Lio_done:
  584. #
  585. # There is work todo, find out in which context we have been interrupted:
  586. # 1) if we return to user space we can do all _TIF_WORK work
  587. # 2) if we return to kernel code and kvm is enabled check if we need to
  588. # modify the psw to leave SIE
  589. # 3) if we return to kernel code and preemptive scheduling is enabled check
  590. # the preemption counter and if it is zero call preempt_schedule_irq
  591. # Before any work can be done, a switch to the kernel stack is required.
  592. #
  593. .Lio_work:
  594. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  595. jo .Lio_work_user # yes -> do resched & signal
  596. #ifdef CONFIG_PREEMPT
  597. # check for preemptive scheduling
  598. icm %r0,15,__TI_precount(%r12)
  599. jnz .Lio_restore # preemption is disabled
  600. TSTMSK __TI_flags(%r12),_TIF_NEED_RESCHED
  601. jno .Lio_restore
  602. # switch to kernel stack
  603. lg %r1,__PT_R15(%r11)
  604. aghi %r1,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  605. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  606. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  607. la %r11,STACK_FRAME_OVERHEAD(%r1)
  608. lgr %r15,%r1
  609. # TRACE_IRQS_ON already done at .Lio_return, call
  610. # TRACE_IRQS_OFF to keep things symmetrical
  611. TRACE_IRQS_OFF
  612. brasl %r14,preempt_schedule_irq
  613. j .Lio_return
  614. #else
  615. j .Lio_restore
  616. #endif
  617. #
  618. # Need to do work before returning to userspace, switch to kernel stack
  619. #
  620. .Lio_work_user:
  621. lg %r1,__LC_KERNEL_STACK
  622. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  623. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  624. la %r11,STACK_FRAME_OVERHEAD(%r1)
  625. lgr %r15,%r1
  626. #
  627. # One of the work bits is on. Find out which one.
  628. #
  629. .Lio_work_tif:
  630. TSTMSK __LC_CPU_FLAGS,_CIF_MCCK_PENDING
  631. jo .Lio_mcck_pending
  632. TSTMSK __TI_flags(%r12),_TIF_NEED_RESCHED
  633. jo .Lio_reschedule
  634. TSTMSK __TI_flags(%r12),_TIF_SIGPENDING
  635. jo .Lio_sigpending
  636. TSTMSK __TI_flags(%r12),_TIF_NOTIFY_RESUME
  637. jo .Lio_notify_resume
  638. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  639. jo .Lio_vxrs
  640. TSTMSK __LC_CPU_FLAGS,_CIF_ASCE
  641. jo .Lio_uaccess
  642. j .Lio_return # beware of critical section cleanup
  643. #
  644. # _CIF_MCCK_PENDING is set, call handler
  645. #
  646. .Lio_mcck_pending:
  647. # TRACE_IRQS_ON already done at .Lio_return
  648. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  649. TRACE_IRQS_OFF
  650. j .Lio_return
  651. #
  652. # _CIF_ASCE is set, load user space asce
  653. #
  654. .Lio_uaccess:
  655. ni __LC_CPU_FLAGS+7,255-_CIF_ASCE
  656. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  657. j .Lio_return
  658. #
  659. # CIF_FPU is set, restore floating-point controls and floating-point registers.
  660. #
  661. .Lio_vxrs:
  662. larl %r14,.Lio_return
  663. jg load_fpu_regs
  664. #
  665. # _TIF_NEED_RESCHED is set, call schedule
  666. #
  667. .Lio_reschedule:
  668. # TRACE_IRQS_ON already done at .Lio_return
  669. ssm __LC_SVC_NEW_PSW # reenable interrupts
  670. brasl %r14,schedule # call scheduler
  671. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  672. TRACE_IRQS_OFF
  673. j .Lio_return
  674. #
  675. # _TIF_SIGPENDING or is set, call do_signal
  676. #
  677. .Lio_sigpending:
  678. # TRACE_IRQS_ON already done at .Lio_return
  679. ssm __LC_SVC_NEW_PSW # reenable interrupts
  680. lgr %r2,%r11 # pass pointer to pt_regs
  681. brasl %r14,do_signal
  682. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  683. TRACE_IRQS_OFF
  684. j .Lio_return
  685. #
  686. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  687. #
  688. .Lio_notify_resume:
  689. # TRACE_IRQS_ON already done at .Lio_return
  690. ssm __LC_SVC_NEW_PSW # reenable interrupts
  691. lgr %r2,%r11 # pass pointer to pt_regs
  692. brasl %r14,do_notify_resume
  693. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  694. TRACE_IRQS_OFF
  695. j .Lio_return
  696. /*
  697. * External interrupt handler routine
  698. */
  699. ENTRY(ext_int_handler)
  700. STCK __LC_INT_CLOCK
  701. stpt __LC_ASYNC_ENTER_TIMER
  702. stmg %r8,%r15,__LC_SAVE_AREA_ASYNC
  703. lg %r10,__LC_LAST_BREAK
  704. lg %r12,__LC_THREAD_INFO
  705. larl %r13,cleanup_critical
  706. lmg %r8,%r9,__LC_EXT_OLD_PSW
  707. SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
  708. stmg %r0,%r7,__PT_R0(%r11)
  709. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
  710. stmg %r8,%r9,__PT_PSW(%r11)
  711. lghi %r1,__LC_EXT_PARAMS2
  712. mvc __PT_INT_CODE(4,%r11),__LC_EXT_CPU_ADDR
  713. mvc __PT_INT_PARM(4,%r11),__LC_EXT_PARAMS
  714. mvc __PT_INT_PARM_LONG(8,%r11),0(%r1)
  715. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  716. TSTMSK __LC_CPU_FLAGS,_CIF_IGNORE_IRQ
  717. jo .Lio_restore
  718. TRACE_IRQS_OFF
  719. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  720. lgr %r2,%r11 # pass pointer to pt_regs
  721. lghi %r3,EXT_INTERRUPT
  722. brasl %r14,do_IRQ
  723. j .Lio_return
  724. /*
  725. * Load idle PSW. The second "half" of this function is in .Lcleanup_idle.
  726. */
  727. ENTRY(psw_idle)
  728. stg %r3,__SF_EMPTY(%r15)
  729. larl %r1,.Lpsw_idle_lpsw+4
  730. stg %r1,__SF_EMPTY+8(%r15)
  731. #ifdef CONFIG_SMP
  732. larl %r1,smp_cpu_mtid
  733. llgf %r1,0(%r1)
  734. ltgr %r1,%r1
  735. jz .Lpsw_idle_stcctm
  736. .insn rsy,0xeb0000000017,%r1,5,__SF_EMPTY+16(%r15)
  737. .Lpsw_idle_stcctm:
  738. #endif
  739. oi __LC_CPU_FLAGS+7,_CIF_ENABLED_WAIT
  740. STCK __CLOCK_IDLE_ENTER(%r2)
  741. stpt __TIMER_IDLE_ENTER(%r2)
  742. .Lpsw_idle_lpsw:
  743. lpswe __SF_EMPTY(%r15)
  744. br %r14
  745. .Lpsw_idle_end:
  746. /*
  747. * Store floating-point controls and floating-point or vector register
  748. * depending whether the vector facility is available. A critical section
  749. * cleanup assures that the registers are stored even if interrupted for
  750. * some other work. The CIF_FPU flag is set to trigger a lazy restore
  751. * of the register contents at return from io or a system call.
  752. */
  753. ENTRY(save_fpu_regs)
  754. lg %r2,__LC_CURRENT
  755. aghi %r2,__TASK_thread
  756. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  757. bor %r14
  758. stfpc __THREAD_FPU_fpc(%r2)
  759. .Lsave_fpu_regs_fpc_end:
  760. lg %r3,__THREAD_FPU_regs(%r2)
  761. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_VX
  762. jz .Lsave_fpu_regs_fp # no -> store FP regs
  763. .Lsave_fpu_regs_vx_low:
  764. VSTM %v0,%v15,0,%r3 # vstm 0,15,0(3)
  765. .Lsave_fpu_regs_vx_high:
  766. VSTM %v16,%v31,256,%r3 # vstm 16,31,256(3)
  767. j .Lsave_fpu_regs_done # -> set CIF_FPU flag
  768. .Lsave_fpu_regs_fp:
  769. std 0,0(%r3)
  770. std 1,8(%r3)
  771. std 2,16(%r3)
  772. std 3,24(%r3)
  773. std 4,32(%r3)
  774. std 5,40(%r3)
  775. std 6,48(%r3)
  776. std 7,56(%r3)
  777. std 8,64(%r3)
  778. std 9,72(%r3)
  779. std 10,80(%r3)
  780. std 11,88(%r3)
  781. std 12,96(%r3)
  782. std 13,104(%r3)
  783. std 14,112(%r3)
  784. std 15,120(%r3)
  785. .Lsave_fpu_regs_done:
  786. oi __LC_CPU_FLAGS+7,_CIF_FPU
  787. br %r14
  788. .Lsave_fpu_regs_end:
  789. #if IS_ENABLED(CONFIG_KVM)
  790. EXPORT_SYMBOL(save_fpu_regs)
  791. #endif
  792. /*
  793. * Load floating-point controls and floating-point or vector registers.
  794. * A critical section cleanup assures that the register contents are
  795. * loaded even if interrupted for some other work.
  796. *
  797. * There are special calling conventions to fit into sysc and io return work:
  798. * %r15: <kernel stack>
  799. * The function requires:
  800. * %r4
  801. */
  802. load_fpu_regs:
  803. lg %r4,__LC_CURRENT
  804. aghi %r4,__TASK_thread
  805. TSTMSK __LC_CPU_FLAGS,_CIF_FPU
  806. bnor %r14
  807. lfpc __THREAD_FPU_fpc(%r4)
  808. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_VX
  809. lg %r4,__THREAD_FPU_regs(%r4) # %r4 <- reg save area
  810. jz .Lload_fpu_regs_fp # -> no VX, load FP regs
  811. .Lload_fpu_regs_vx:
  812. VLM %v0,%v15,0,%r4
  813. .Lload_fpu_regs_vx_high:
  814. VLM %v16,%v31,256,%r4
  815. j .Lload_fpu_regs_done
  816. .Lload_fpu_regs_fp:
  817. ld 0,0(%r4)
  818. ld 1,8(%r4)
  819. ld 2,16(%r4)
  820. ld 3,24(%r4)
  821. ld 4,32(%r4)
  822. ld 5,40(%r4)
  823. ld 6,48(%r4)
  824. ld 7,56(%r4)
  825. ld 8,64(%r4)
  826. ld 9,72(%r4)
  827. ld 10,80(%r4)
  828. ld 11,88(%r4)
  829. ld 12,96(%r4)
  830. ld 13,104(%r4)
  831. ld 14,112(%r4)
  832. ld 15,120(%r4)
  833. .Lload_fpu_regs_done:
  834. ni __LC_CPU_FLAGS+7,255-_CIF_FPU
  835. br %r14
  836. .Lload_fpu_regs_end:
  837. .L__critical_end:
  838. /*
  839. * Machine check handler routines
  840. */
  841. ENTRY(mcck_int_handler)
  842. STCK __LC_MCCK_CLOCK
  843. la %r1,4095 # revalidate r1
  844. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  845. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  846. lg %r10,__LC_LAST_BREAK
  847. lg %r12,__LC_THREAD_INFO
  848. larl %r13,cleanup_critical
  849. lmg %r8,%r9,__LC_MCK_OLD_PSW
  850. TSTMSK __LC_MCCK_CODE,MCCK_CODE_SYSTEM_DAMAGE
  851. jo .Lmcck_panic # yes -> rest of mcck code invalid
  852. lghi %r14,__LC_CPU_TIMER_SAVE_AREA
  853. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  854. TSTMSK __LC_MCCK_CODE,MCCK_CODE_CPU_TIMER_VALID
  855. jo 3f
  856. la %r14,__LC_SYNC_ENTER_TIMER
  857. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  858. jl 0f
  859. la %r14,__LC_ASYNC_ENTER_TIMER
  860. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  861. jl 1f
  862. la %r14,__LC_EXIT_TIMER
  863. 1: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  864. jl 2f
  865. la %r14,__LC_LAST_UPDATE_TIMER
  866. 2: spt 0(%r14)
  867. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  868. 3: TSTMSK __LC_MCCK_CODE,(MCCK_CODE_PSW_MWP_VALID|MCCK_CODE_PSW_IA_VALID)
  869. jno .Lmcck_panic # no -> skip cleanup critical
  870. SWITCH_ASYNC __LC_GPREGS_SAVE_AREA+64,__LC_MCCK_ENTER_TIMER
  871. .Lmcck_skip:
  872. lghi %r14,__LC_GPREGS_SAVE_AREA+64
  873. stmg %r0,%r7,__PT_R0(%r11)
  874. mvc __PT_R8(64,%r11),0(%r14)
  875. stmg %r8,%r9,__PT_PSW(%r11)
  876. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  877. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  878. lgr %r2,%r11 # pass pointer to pt_regs
  879. brasl %r14,s390_do_machine_check
  880. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  881. jno .Lmcck_return
  882. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  883. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  884. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  885. la %r11,STACK_FRAME_OVERHEAD(%r1)
  886. lgr %r15,%r1
  887. ssm __LC_PGM_NEW_PSW # turn dat on, keep irqs off
  888. TSTMSK __LC_CPU_FLAGS,_CIF_MCCK_PENDING
  889. jno .Lmcck_return
  890. TRACE_IRQS_OFF
  891. brasl %r14,s390_handle_mcck
  892. TRACE_IRQS_ON
  893. .Lmcck_return:
  894. lg %r14,__LC_VDSO_PER_CPU
  895. lmg %r0,%r10,__PT_R0(%r11)
  896. mvc __LC_RETURN_MCCK_PSW(16),__PT_PSW(%r11) # move return PSW
  897. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  898. jno 0f
  899. stpt __LC_EXIT_TIMER
  900. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  901. 0: lmg %r11,%r15,__PT_R11(%r11)
  902. lpswe __LC_RETURN_MCCK_PSW
  903. .Lmcck_panic:
  904. lg %r15,__LC_PANIC_STACK
  905. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  906. j .Lmcck_skip
  907. #
  908. # PSW restart interrupt handler
  909. #
  910. ENTRY(restart_int_handler)
  911. TSTMSK __LC_MACHINE_FLAGS,MACHINE_FLAG_LPP
  912. jz 0f
  913. .insn s,0xb2800000,__LC_LPP
  914. 0: stg %r15,__LC_SAVE_AREA_RESTART
  915. lg %r15,__LC_RESTART_STACK
  916. aghi %r15,-__PT_SIZE # create pt_regs on stack
  917. xc 0(__PT_SIZE,%r15),0(%r15)
  918. stmg %r0,%r14,__PT_R0(%r15)
  919. mvc __PT_R15(8,%r15),__LC_SAVE_AREA_RESTART
  920. mvc __PT_PSW(16,%r15),__LC_RST_OLD_PSW # store restart old psw
  921. aghi %r15,-STACK_FRAME_OVERHEAD # create stack frame on stack
  922. xc 0(STACK_FRAME_OVERHEAD,%r15),0(%r15)
  923. lg %r1,__LC_RESTART_FN # load fn, parm & source cpu
  924. lg %r2,__LC_RESTART_DATA
  925. lg %r3,__LC_RESTART_SOURCE
  926. ltgr %r3,%r3 # test source cpu address
  927. jm 1f # negative -> skip source stop
  928. 0: sigp %r4,%r3,SIGP_SENSE # sigp sense to source cpu
  929. brc 10,0b # wait for status stored
  930. 1: basr %r14,%r1 # call function
  931. stap __SF_EMPTY(%r15) # store cpu address
  932. llgh %r3,__SF_EMPTY(%r15)
  933. 2: sigp %r4,%r3,SIGP_STOP # sigp stop to current cpu
  934. brc 2,2b
  935. 3: j 3b
  936. .section .kprobes.text, "ax"
  937. #ifdef CONFIG_CHECK_STACK
  938. /*
  939. * The synchronous or the asynchronous stack overflowed. We are dead.
  940. * No need to properly save the registers, we are going to panic anyway.
  941. * Setup a pt_regs so that show_trace can provide a good call trace.
  942. */
  943. stack_overflow:
  944. lg %r15,__LC_PANIC_STACK # change to panic stack
  945. la %r11,STACK_FRAME_OVERHEAD(%r15)
  946. stmg %r0,%r7,__PT_R0(%r11)
  947. stmg %r8,%r9,__PT_PSW(%r11)
  948. mvc __PT_R8(64,%r11),0(%r14)
  949. stg %r10,__PT_ORIG_GPR2(%r11) # store last break to orig_gpr2
  950. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  951. lgr %r2,%r11 # pass pointer to pt_regs
  952. jg kernel_stack_overflow
  953. #endif
  954. cleanup_critical:
  955. #if IS_ENABLED(CONFIG_KVM)
  956. clg %r9,BASED(.Lcleanup_table_sie) # .Lsie_gmap
  957. jl 0f
  958. clg %r9,BASED(.Lcleanup_table_sie+8)# .Lsie_done
  959. jl .Lcleanup_sie
  960. #endif
  961. clg %r9,BASED(.Lcleanup_table) # system_call
  962. jl 0f
  963. clg %r9,BASED(.Lcleanup_table+8) # .Lsysc_do_svc
  964. jl .Lcleanup_system_call
  965. clg %r9,BASED(.Lcleanup_table+16) # .Lsysc_tif
  966. jl 0f
  967. clg %r9,BASED(.Lcleanup_table+24) # .Lsysc_restore
  968. jl .Lcleanup_sysc_tif
  969. clg %r9,BASED(.Lcleanup_table+32) # .Lsysc_done
  970. jl .Lcleanup_sysc_restore
  971. clg %r9,BASED(.Lcleanup_table+40) # .Lio_tif
  972. jl 0f
  973. clg %r9,BASED(.Lcleanup_table+48) # .Lio_restore
  974. jl .Lcleanup_io_tif
  975. clg %r9,BASED(.Lcleanup_table+56) # .Lio_done
  976. jl .Lcleanup_io_restore
  977. clg %r9,BASED(.Lcleanup_table+64) # psw_idle
  978. jl 0f
  979. clg %r9,BASED(.Lcleanup_table+72) # .Lpsw_idle_end
  980. jl .Lcleanup_idle
  981. clg %r9,BASED(.Lcleanup_table+80) # save_fpu_regs
  982. jl 0f
  983. clg %r9,BASED(.Lcleanup_table+88) # .Lsave_fpu_regs_end
  984. jl .Lcleanup_save_fpu_regs
  985. clg %r9,BASED(.Lcleanup_table+96) # load_fpu_regs
  986. jl 0f
  987. clg %r9,BASED(.Lcleanup_table+104) # .Lload_fpu_regs_end
  988. jl .Lcleanup_load_fpu_regs
  989. 0: br %r14
  990. .align 8
  991. .Lcleanup_table:
  992. .quad system_call
  993. .quad .Lsysc_do_svc
  994. .quad .Lsysc_tif
  995. .quad .Lsysc_restore
  996. .quad .Lsysc_done
  997. .quad .Lio_tif
  998. .quad .Lio_restore
  999. .quad .Lio_done
  1000. .quad psw_idle
  1001. .quad .Lpsw_idle_end
  1002. .quad save_fpu_regs
  1003. .quad .Lsave_fpu_regs_end
  1004. .quad load_fpu_regs
  1005. .quad .Lload_fpu_regs_end
  1006. #if IS_ENABLED(CONFIG_KVM)
  1007. .Lcleanup_table_sie:
  1008. .quad .Lsie_gmap
  1009. .quad .Lsie_done
  1010. .Lcleanup_sie:
  1011. lg %r9,__SF_EMPTY(%r15) # get control block pointer
  1012. ni __SIE_PROG0C+3(%r9),0xfe # no longer in SIE
  1013. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  1014. larl %r9,sie_exit # skip forward to sie_exit
  1015. br %r14
  1016. #endif
  1017. .Lcleanup_system_call:
  1018. # check if stpt has been executed
  1019. clg %r9,BASED(.Lcleanup_system_call_insn)
  1020. jh 0f
  1021. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  1022. cghi %r11,__LC_SAVE_AREA_ASYNC
  1023. je 0f
  1024. mvc __LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
  1025. 0: # check if stmg has been executed
  1026. clg %r9,BASED(.Lcleanup_system_call_insn+8)
  1027. jh 0f
  1028. mvc __LC_SAVE_AREA_SYNC(64),0(%r11)
  1029. 0: # check if base register setup + TIF bit load has been done
  1030. clg %r9,BASED(.Lcleanup_system_call_insn+16)
  1031. jhe 0f
  1032. # set up saved registers r10 and r12
  1033. stg %r10,16(%r11) # r10 last break
  1034. stg %r12,32(%r11) # r12 thread-info pointer
  1035. 0: # check if the user time update has been done
  1036. clg %r9,BASED(.Lcleanup_system_call_insn+24)
  1037. jh 0f
  1038. lg %r15,__LC_EXIT_TIMER
  1039. slg %r15,__LC_SYNC_ENTER_TIMER
  1040. alg %r15,__LC_USER_TIMER
  1041. stg %r15,__LC_USER_TIMER
  1042. 0: # check if the system time update has been done
  1043. clg %r9,BASED(.Lcleanup_system_call_insn+32)
  1044. jh 0f
  1045. lg %r15,__LC_LAST_UPDATE_TIMER
  1046. slg %r15,__LC_EXIT_TIMER
  1047. alg %r15,__LC_SYSTEM_TIMER
  1048. stg %r15,__LC_SYSTEM_TIMER
  1049. 0: # update accounting time stamp
  1050. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  1051. # do LAST_BREAK
  1052. lg %r9,16(%r11)
  1053. srag %r9,%r9,23
  1054. jz 0f
  1055. mvc __TI_last_break(8,%r12),16(%r11)
  1056. 0: # set up saved register r11
  1057. lg %r15,__LC_KERNEL_STACK
  1058. la %r9,STACK_FRAME_OVERHEAD(%r15)
  1059. stg %r9,24(%r11) # r11 pt_regs pointer
  1060. # fill pt_regs
  1061. mvc __PT_R8(64,%r9),__LC_SAVE_AREA_SYNC
  1062. stmg %r0,%r7,__PT_R0(%r9)
  1063. mvc __PT_PSW(16,%r9),__LC_SVC_OLD_PSW
  1064. mvc __PT_INT_CODE(4,%r9),__LC_SVC_ILC
  1065. xc __PT_FLAGS(8,%r9),__PT_FLAGS(%r9)
  1066. mvi __PT_FLAGS+7(%r9),_PIF_SYSCALL
  1067. # setup saved register r15
  1068. stg %r15,56(%r11) # r15 stack pointer
  1069. # set new psw address and exit
  1070. larl %r9,.Lsysc_do_svc
  1071. br %r14
  1072. .Lcleanup_system_call_insn:
  1073. .quad system_call
  1074. .quad .Lsysc_stmg
  1075. .quad .Lsysc_per
  1076. .quad .Lsysc_vtime+36
  1077. .quad .Lsysc_vtime+42
  1078. .Lcleanup_sysc_tif:
  1079. larl %r9,.Lsysc_tif
  1080. br %r14
  1081. .Lcleanup_sysc_restore:
  1082. # check if stpt has been executed
  1083. clg %r9,BASED(.Lcleanup_sysc_restore_insn)
  1084. jh 0f
  1085. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  1086. cghi %r11,__LC_SAVE_AREA_ASYNC
  1087. je 0f
  1088. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  1089. 0: clg %r9,BASED(.Lcleanup_sysc_restore_insn+8)
  1090. je 1f
  1091. lg %r9,24(%r11) # get saved pointer to pt_regs
  1092. mvc __LC_RETURN_PSW(16),__PT_PSW(%r9)
  1093. mvc 0(64,%r11),__PT_R8(%r9)
  1094. lmg %r0,%r7,__PT_R0(%r9)
  1095. 1: lmg %r8,%r9,__LC_RETURN_PSW
  1096. br %r14
  1097. .Lcleanup_sysc_restore_insn:
  1098. .quad .Lsysc_exit_timer
  1099. .quad .Lsysc_done - 4
  1100. .Lcleanup_io_tif:
  1101. larl %r9,.Lio_tif
  1102. br %r14
  1103. .Lcleanup_io_restore:
  1104. # check if stpt has been executed
  1105. clg %r9,BASED(.Lcleanup_io_restore_insn)
  1106. jh 0f
  1107. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  1108. 0: clg %r9,BASED(.Lcleanup_io_restore_insn+8)
  1109. je 1f
  1110. lg %r9,24(%r11) # get saved r11 pointer to pt_regs
  1111. mvc __LC_RETURN_PSW(16),__PT_PSW(%r9)
  1112. mvc 0(64,%r11),__PT_R8(%r9)
  1113. lmg %r0,%r7,__PT_R0(%r9)
  1114. 1: lmg %r8,%r9,__LC_RETURN_PSW
  1115. br %r14
  1116. .Lcleanup_io_restore_insn:
  1117. .quad .Lio_exit_timer
  1118. .quad .Lio_done - 4
  1119. .Lcleanup_idle:
  1120. ni __LC_CPU_FLAGS+7,255-_CIF_ENABLED_WAIT
  1121. # copy interrupt clock & cpu timer
  1122. mvc __CLOCK_IDLE_EXIT(8,%r2),__LC_INT_CLOCK
  1123. mvc __TIMER_IDLE_EXIT(8,%r2),__LC_ASYNC_ENTER_TIMER
  1124. cghi %r11,__LC_SAVE_AREA_ASYNC
  1125. je 0f
  1126. mvc __CLOCK_IDLE_EXIT(8,%r2),__LC_MCCK_CLOCK
  1127. mvc __TIMER_IDLE_EXIT(8,%r2),__LC_MCCK_ENTER_TIMER
  1128. 0: # check if stck & stpt have been executed
  1129. clg %r9,BASED(.Lcleanup_idle_insn)
  1130. jhe 1f
  1131. mvc __CLOCK_IDLE_ENTER(8,%r2),__CLOCK_IDLE_EXIT(%r2)
  1132. mvc __TIMER_IDLE_ENTER(8,%r2),__TIMER_IDLE_EXIT(%r2)
  1133. 1: # calculate idle cycles
  1134. #ifdef CONFIG_SMP
  1135. clg %r9,BASED(.Lcleanup_idle_insn)
  1136. jl 3f
  1137. larl %r1,smp_cpu_mtid
  1138. llgf %r1,0(%r1)
  1139. ltgr %r1,%r1
  1140. jz 3f
  1141. .insn rsy,0xeb0000000017,%r1,5,__SF_EMPTY+80(%r15)
  1142. larl %r3,mt_cycles
  1143. ag %r3,__LC_PERCPU_OFFSET
  1144. la %r4,__SF_EMPTY+16(%r15)
  1145. 2: lg %r0,0(%r3)
  1146. slg %r0,0(%r4)
  1147. alg %r0,64(%r4)
  1148. stg %r0,0(%r3)
  1149. la %r3,8(%r3)
  1150. la %r4,8(%r4)
  1151. brct %r1,2b
  1152. #endif
  1153. 3: # account system time going idle
  1154. lg %r9,__LC_STEAL_TIMER
  1155. alg %r9,__CLOCK_IDLE_ENTER(%r2)
  1156. slg %r9,__LC_LAST_UPDATE_CLOCK
  1157. stg %r9,__LC_STEAL_TIMER
  1158. mvc __LC_LAST_UPDATE_CLOCK(8),__CLOCK_IDLE_EXIT(%r2)
  1159. lg %r9,__LC_SYSTEM_TIMER
  1160. alg %r9,__LC_LAST_UPDATE_TIMER
  1161. slg %r9,__TIMER_IDLE_ENTER(%r2)
  1162. stg %r9,__LC_SYSTEM_TIMER
  1163. mvc __LC_LAST_UPDATE_TIMER(8),__TIMER_IDLE_EXIT(%r2)
  1164. # prepare return psw
  1165. nihh %r8,0xfcfd # clear irq & wait state bits
  1166. lg %r9,48(%r11) # return from psw_idle
  1167. br %r14
  1168. .Lcleanup_idle_insn:
  1169. .quad .Lpsw_idle_lpsw
  1170. .Lcleanup_save_fpu_regs:
  1171. larl %r9,save_fpu_regs
  1172. br %r14
  1173. .Lcleanup_load_fpu_regs:
  1174. larl %r9,load_fpu_regs
  1175. br %r14
  1176. /*
  1177. * Integer constants
  1178. */
  1179. .align 8
  1180. .Lcritical_start:
  1181. .quad .L__critical_start
  1182. .Lcritical_length:
  1183. .quad .L__critical_end - .L__critical_start
  1184. #if IS_ENABLED(CONFIG_KVM)
  1185. .Lsie_critical_start:
  1186. .quad .Lsie_gmap
  1187. .Lsie_critical_length:
  1188. .quad .Lsie_done - .Lsie_gmap
  1189. #endif
  1190. .section .rodata, "a"
  1191. #define SYSCALL(esame,emu) .long esame
  1192. .globl sys_call_table
  1193. sys_call_table:
  1194. #include "syscalls.S"
  1195. #undef SYSCALL
  1196. #ifdef CONFIG_COMPAT
  1197. #define SYSCALL(esame,emu) .long emu
  1198. .globl sys_call_table_emu
  1199. sys_call_table_emu:
  1200. #include "syscalls.S"
  1201. #undef SYSCALL
  1202. #endif