mips-r2-to-r6-emul.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (c) 2014 Imagination Technologies Ltd.
  7. * Author: Leonid Yegoshin <Leonid.Yegoshin@imgtec.com>
  8. * Author: Markos Chandras <markos.chandras@imgtec.com>
  9. *
  10. * MIPS R2 user space instruction emulator for MIPS R6
  11. *
  12. */
  13. #include <linux/bug.h>
  14. #include <linux/compiler.h>
  15. #include <linux/debugfs.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/ptrace.h>
  19. #include <linux/seq_file.h>
  20. #include <asm/asm.h>
  21. #include <asm/branch.h>
  22. #include <asm/break.h>
  23. #include <asm/debug.h>
  24. #include <asm/fpu.h>
  25. #include <asm/fpu_emulator.h>
  26. #include <asm/inst.h>
  27. #include <asm/mips-r2-to-r6-emul.h>
  28. #include <asm/local.h>
  29. #include <asm/mipsregs.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/uaccess.h>
  32. #ifdef CONFIG_64BIT
  33. #define ADDIU "daddiu "
  34. #define INS "dins "
  35. #define EXT "dext "
  36. #else
  37. #define ADDIU "addiu "
  38. #define INS "ins "
  39. #define EXT "ext "
  40. #endif /* CONFIG_64BIT */
  41. #define SB "sb "
  42. #define LB "lb "
  43. #define LL "ll "
  44. #define SC "sc "
  45. DEFINE_PER_CPU(struct mips_r2_emulator_stats, mipsr2emustats);
  46. DEFINE_PER_CPU(struct mips_r2_emulator_stats, mipsr2bdemustats);
  47. DEFINE_PER_CPU(struct mips_r2br_emulator_stats, mipsr2bremustats);
  48. extern const unsigned int fpucondbit[8];
  49. #define MIPS_R2_EMUL_TOTAL_PASS 10
  50. int mipsr2_emulation = 0;
  51. static int __init mipsr2emu_enable(char *s)
  52. {
  53. mipsr2_emulation = 1;
  54. pr_info("MIPS R2-to-R6 Emulator Enabled!");
  55. return 1;
  56. }
  57. __setup("mipsr2emu", mipsr2emu_enable);
  58. /**
  59. * mipsr6_emul - Emulate some frequent R2/R5/R6 instructions in delay slot
  60. * for performance instead of the traditional way of using a stack trampoline
  61. * which is rather slow.
  62. * @regs: Process register set
  63. * @ir: Instruction
  64. */
  65. static inline int mipsr6_emul(struct pt_regs *regs, u32 ir)
  66. {
  67. switch (MIPSInst_OPCODE(ir)) {
  68. case addiu_op:
  69. if (MIPSInst_RT(ir))
  70. regs->regs[MIPSInst_RT(ir)] =
  71. (s32)regs->regs[MIPSInst_RS(ir)] +
  72. (s32)MIPSInst_SIMM(ir);
  73. return 0;
  74. case daddiu_op:
  75. if (IS_ENABLED(CONFIG_32BIT))
  76. break;
  77. if (MIPSInst_RT(ir))
  78. regs->regs[MIPSInst_RT(ir)] =
  79. (s64)regs->regs[MIPSInst_RS(ir)] +
  80. (s64)MIPSInst_SIMM(ir);
  81. return 0;
  82. case lwc1_op:
  83. case swc1_op:
  84. case cop1_op:
  85. case cop1x_op:
  86. /* FPU instructions in delay slot */
  87. return -SIGFPE;
  88. case spec_op:
  89. switch (MIPSInst_FUNC(ir)) {
  90. case or_op:
  91. if (MIPSInst_RD(ir))
  92. regs->regs[MIPSInst_RD(ir)] =
  93. regs->regs[MIPSInst_RS(ir)] |
  94. regs->regs[MIPSInst_RT(ir)];
  95. return 0;
  96. case sll_op:
  97. if (MIPSInst_RS(ir))
  98. break;
  99. if (MIPSInst_RD(ir))
  100. regs->regs[MIPSInst_RD(ir)] =
  101. (s32)(((u32)regs->regs[MIPSInst_RT(ir)]) <<
  102. MIPSInst_FD(ir));
  103. return 0;
  104. case srl_op:
  105. if (MIPSInst_RS(ir))
  106. break;
  107. if (MIPSInst_RD(ir))
  108. regs->regs[MIPSInst_RD(ir)] =
  109. (s32)(((u32)regs->regs[MIPSInst_RT(ir)]) >>
  110. MIPSInst_FD(ir));
  111. return 0;
  112. case addu_op:
  113. if (MIPSInst_FD(ir))
  114. break;
  115. if (MIPSInst_RD(ir))
  116. regs->regs[MIPSInst_RD(ir)] =
  117. (s32)((u32)regs->regs[MIPSInst_RS(ir)] +
  118. (u32)regs->regs[MIPSInst_RT(ir)]);
  119. return 0;
  120. case subu_op:
  121. if (MIPSInst_FD(ir))
  122. break;
  123. if (MIPSInst_RD(ir))
  124. regs->regs[MIPSInst_RD(ir)] =
  125. (s32)((u32)regs->regs[MIPSInst_RS(ir)] -
  126. (u32)regs->regs[MIPSInst_RT(ir)]);
  127. return 0;
  128. case dsll_op:
  129. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_RS(ir))
  130. break;
  131. if (MIPSInst_RD(ir))
  132. regs->regs[MIPSInst_RD(ir)] =
  133. (s64)(((u64)regs->regs[MIPSInst_RT(ir)]) <<
  134. MIPSInst_FD(ir));
  135. return 0;
  136. case dsrl_op:
  137. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_RS(ir))
  138. break;
  139. if (MIPSInst_RD(ir))
  140. regs->regs[MIPSInst_RD(ir)] =
  141. (s64)(((u64)regs->regs[MIPSInst_RT(ir)]) >>
  142. MIPSInst_FD(ir));
  143. return 0;
  144. case daddu_op:
  145. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_FD(ir))
  146. break;
  147. if (MIPSInst_RD(ir))
  148. regs->regs[MIPSInst_RD(ir)] =
  149. (u64)regs->regs[MIPSInst_RS(ir)] +
  150. (u64)regs->regs[MIPSInst_RT(ir)];
  151. return 0;
  152. case dsubu_op:
  153. if (IS_ENABLED(CONFIG_32BIT) || MIPSInst_FD(ir))
  154. break;
  155. if (MIPSInst_RD(ir))
  156. regs->regs[MIPSInst_RD(ir)] =
  157. (s64)((u64)regs->regs[MIPSInst_RS(ir)] -
  158. (u64)regs->regs[MIPSInst_RT(ir)]);
  159. return 0;
  160. }
  161. break;
  162. default:
  163. pr_debug("No fastpath BD emulation for instruction 0x%08x (op: %02x)\n",
  164. ir, MIPSInst_OPCODE(ir));
  165. }
  166. return SIGILL;
  167. }
  168. /**
  169. * movf_func - Emulate a MOVF instruction
  170. * @regs: Process register set
  171. * @ir: Instruction
  172. *
  173. * Returns 0 since it always succeeds.
  174. */
  175. static int movf_func(struct pt_regs *regs, u32 ir)
  176. {
  177. u32 csr;
  178. u32 cond;
  179. csr = current->thread.fpu.fcr31;
  180. cond = fpucondbit[MIPSInst_RT(ir) >> 2];
  181. if (((csr & cond) == 0) && MIPSInst_RD(ir))
  182. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  183. MIPS_R2_STATS(movs);
  184. return 0;
  185. }
  186. /**
  187. * movt_func - Emulate a MOVT instruction
  188. * @regs: Process register set
  189. * @ir: Instruction
  190. *
  191. * Returns 0 since it always succeeds.
  192. */
  193. static int movt_func(struct pt_regs *regs, u32 ir)
  194. {
  195. u32 csr;
  196. u32 cond;
  197. csr = current->thread.fpu.fcr31;
  198. cond = fpucondbit[MIPSInst_RT(ir) >> 2];
  199. if (((csr & cond) != 0) && MIPSInst_RD(ir))
  200. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  201. MIPS_R2_STATS(movs);
  202. return 0;
  203. }
  204. /**
  205. * jr_func - Emulate a JR instruction.
  206. * @pt_regs: Process register set
  207. * @ir: Instruction
  208. *
  209. * Returns SIGILL if JR was in delay slot, SIGEMT if we
  210. * can't compute the EPC, SIGSEGV if we can't access the
  211. * userland instruction or 0 on success.
  212. */
  213. static int jr_func(struct pt_regs *regs, u32 ir)
  214. {
  215. int err;
  216. unsigned long cepc, epc, nepc;
  217. u32 nir;
  218. if (delay_slot(regs))
  219. return SIGILL;
  220. /* EPC after the RI/JR instruction */
  221. nepc = regs->cp0_epc;
  222. /* Roll back to the reserved R2 JR instruction */
  223. regs->cp0_epc -= 4;
  224. epc = regs->cp0_epc;
  225. err = __compute_return_epc(regs);
  226. if (err < 0)
  227. return SIGEMT;
  228. /* Computed EPC */
  229. cepc = regs->cp0_epc;
  230. /* Get DS instruction */
  231. err = __get_user(nir, (u32 __user *)nepc);
  232. if (err)
  233. return SIGSEGV;
  234. MIPS_R2BR_STATS(jrs);
  235. /* If nir == 0(NOP), then nothing else to do */
  236. if (nir) {
  237. /*
  238. * Negative err means FPU instruction in BD-slot,
  239. * Zero err means 'BD-slot emulation done'
  240. * For anything else we go back to trampoline emulation.
  241. */
  242. err = mipsr6_emul(regs, nir);
  243. if (err > 0) {
  244. regs->cp0_epc = nepc;
  245. err = mips_dsemul(regs, nir, epc, cepc);
  246. if (err == SIGILL)
  247. err = SIGEMT;
  248. MIPS_R2_STATS(dsemul);
  249. }
  250. }
  251. return err;
  252. }
  253. /**
  254. * movz_func - Emulate a MOVZ instruction
  255. * @regs: Process register set
  256. * @ir: Instruction
  257. *
  258. * Returns 0 since it always succeeds.
  259. */
  260. static int movz_func(struct pt_regs *regs, u32 ir)
  261. {
  262. if (((regs->regs[MIPSInst_RT(ir)]) == 0) && MIPSInst_RD(ir))
  263. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  264. MIPS_R2_STATS(movs);
  265. return 0;
  266. }
  267. /**
  268. * movn_func - Emulate a MOVZ instruction
  269. * @regs: Process register set
  270. * @ir: Instruction
  271. *
  272. * Returns 0 since it always succeeds.
  273. */
  274. static int movn_func(struct pt_regs *regs, u32 ir)
  275. {
  276. if (((regs->regs[MIPSInst_RT(ir)]) != 0) && MIPSInst_RD(ir))
  277. regs->regs[MIPSInst_RD(ir)] = regs->regs[MIPSInst_RS(ir)];
  278. MIPS_R2_STATS(movs);
  279. return 0;
  280. }
  281. /**
  282. * mfhi_func - Emulate a MFHI instruction
  283. * @regs: Process register set
  284. * @ir: Instruction
  285. *
  286. * Returns 0 since it always succeeds.
  287. */
  288. static int mfhi_func(struct pt_regs *regs, u32 ir)
  289. {
  290. if (MIPSInst_RD(ir))
  291. regs->regs[MIPSInst_RD(ir)] = regs->hi;
  292. MIPS_R2_STATS(hilo);
  293. return 0;
  294. }
  295. /**
  296. * mthi_func - Emulate a MTHI instruction
  297. * @regs: Process register set
  298. * @ir: Instruction
  299. *
  300. * Returns 0 since it always succeeds.
  301. */
  302. static int mthi_func(struct pt_regs *regs, u32 ir)
  303. {
  304. regs->hi = regs->regs[MIPSInst_RS(ir)];
  305. MIPS_R2_STATS(hilo);
  306. return 0;
  307. }
  308. /**
  309. * mflo_func - Emulate a MFLO instruction
  310. * @regs: Process register set
  311. * @ir: Instruction
  312. *
  313. * Returns 0 since it always succeeds.
  314. */
  315. static int mflo_func(struct pt_regs *regs, u32 ir)
  316. {
  317. if (MIPSInst_RD(ir))
  318. regs->regs[MIPSInst_RD(ir)] = regs->lo;
  319. MIPS_R2_STATS(hilo);
  320. return 0;
  321. }
  322. /**
  323. * mtlo_func - Emulate a MTLO instruction
  324. * @regs: Process register set
  325. * @ir: Instruction
  326. *
  327. * Returns 0 since it always succeeds.
  328. */
  329. static int mtlo_func(struct pt_regs *regs, u32 ir)
  330. {
  331. regs->lo = regs->regs[MIPSInst_RS(ir)];
  332. MIPS_R2_STATS(hilo);
  333. return 0;
  334. }
  335. /**
  336. * mult_func - Emulate a MULT instruction
  337. * @regs: Process register set
  338. * @ir: Instruction
  339. *
  340. * Returns 0 since it always succeeds.
  341. */
  342. static int mult_func(struct pt_regs *regs, u32 ir)
  343. {
  344. s64 res;
  345. s32 rt, rs;
  346. rt = regs->regs[MIPSInst_RT(ir)];
  347. rs = regs->regs[MIPSInst_RS(ir)];
  348. res = (s64)rt * (s64)rs;
  349. rs = res;
  350. regs->lo = (s64)rs;
  351. rt = res >> 32;
  352. res = (s64)rt;
  353. regs->hi = res;
  354. MIPS_R2_STATS(muls);
  355. return 0;
  356. }
  357. /**
  358. * multu_func - Emulate a MULTU instruction
  359. * @regs: Process register set
  360. * @ir: Instruction
  361. *
  362. * Returns 0 since it always succeeds.
  363. */
  364. static int multu_func(struct pt_regs *regs, u32 ir)
  365. {
  366. u64 res;
  367. u32 rt, rs;
  368. rt = regs->regs[MIPSInst_RT(ir)];
  369. rs = regs->regs[MIPSInst_RS(ir)];
  370. res = (u64)rt * (u64)rs;
  371. rt = res;
  372. regs->lo = (s64)(s32)rt;
  373. regs->hi = (s64)(s32)(res >> 32);
  374. MIPS_R2_STATS(muls);
  375. return 0;
  376. }
  377. /**
  378. * div_func - Emulate a DIV instruction
  379. * @regs: Process register set
  380. * @ir: Instruction
  381. *
  382. * Returns 0 since it always succeeds.
  383. */
  384. static int div_func(struct pt_regs *regs, u32 ir)
  385. {
  386. s32 rt, rs;
  387. rt = regs->regs[MIPSInst_RT(ir)];
  388. rs = regs->regs[MIPSInst_RS(ir)];
  389. regs->lo = (s64)(rs / rt);
  390. regs->hi = (s64)(rs % rt);
  391. MIPS_R2_STATS(divs);
  392. return 0;
  393. }
  394. /**
  395. * divu_func - Emulate a DIVU instruction
  396. * @regs: Process register set
  397. * @ir: Instruction
  398. *
  399. * Returns 0 since it always succeeds.
  400. */
  401. static int divu_func(struct pt_regs *regs, u32 ir)
  402. {
  403. u32 rt, rs;
  404. rt = regs->regs[MIPSInst_RT(ir)];
  405. rs = regs->regs[MIPSInst_RS(ir)];
  406. regs->lo = (s64)(rs / rt);
  407. regs->hi = (s64)(rs % rt);
  408. MIPS_R2_STATS(divs);
  409. return 0;
  410. }
  411. /**
  412. * dmult_func - Emulate a DMULT instruction
  413. * @regs: Process register set
  414. * @ir: Instruction
  415. *
  416. * Returns 0 on success or SIGILL for 32-bit kernels.
  417. */
  418. static int dmult_func(struct pt_regs *regs, u32 ir)
  419. {
  420. s64 res;
  421. s64 rt, rs;
  422. if (IS_ENABLED(CONFIG_32BIT))
  423. return SIGILL;
  424. rt = regs->regs[MIPSInst_RT(ir)];
  425. rs = regs->regs[MIPSInst_RS(ir)];
  426. res = rt * rs;
  427. regs->lo = res;
  428. __asm__ __volatile__(
  429. "dmuh %0, %1, %2\t\n"
  430. : "=r"(res)
  431. : "r"(rt), "r"(rs));
  432. regs->hi = res;
  433. MIPS_R2_STATS(muls);
  434. return 0;
  435. }
  436. /**
  437. * dmultu_func - Emulate a DMULTU instruction
  438. * @regs: Process register set
  439. * @ir: Instruction
  440. *
  441. * Returns 0 on success or SIGILL for 32-bit kernels.
  442. */
  443. static int dmultu_func(struct pt_regs *regs, u32 ir)
  444. {
  445. u64 res;
  446. u64 rt, rs;
  447. if (IS_ENABLED(CONFIG_32BIT))
  448. return SIGILL;
  449. rt = regs->regs[MIPSInst_RT(ir)];
  450. rs = regs->regs[MIPSInst_RS(ir)];
  451. res = rt * rs;
  452. regs->lo = res;
  453. __asm__ __volatile__(
  454. "dmuhu %0, %1, %2\t\n"
  455. : "=r"(res)
  456. : "r"(rt), "r"(rs));
  457. regs->hi = res;
  458. MIPS_R2_STATS(muls);
  459. return 0;
  460. }
  461. /**
  462. * ddiv_func - Emulate a DDIV instruction
  463. * @regs: Process register set
  464. * @ir: Instruction
  465. *
  466. * Returns 0 on success or SIGILL for 32-bit kernels.
  467. */
  468. static int ddiv_func(struct pt_regs *regs, u32 ir)
  469. {
  470. s64 rt, rs;
  471. if (IS_ENABLED(CONFIG_32BIT))
  472. return SIGILL;
  473. rt = regs->regs[MIPSInst_RT(ir)];
  474. rs = regs->regs[MIPSInst_RS(ir)];
  475. regs->lo = rs / rt;
  476. regs->hi = rs % rt;
  477. MIPS_R2_STATS(divs);
  478. return 0;
  479. }
  480. /**
  481. * ddivu_func - Emulate a DDIVU instruction
  482. * @regs: Process register set
  483. * @ir: Instruction
  484. *
  485. * Returns 0 on success or SIGILL for 32-bit kernels.
  486. */
  487. static int ddivu_func(struct pt_regs *regs, u32 ir)
  488. {
  489. u64 rt, rs;
  490. if (IS_ENABLED(CONFIG_32BIT))
  491. return SIGILL;
  492. rt = regs->regs[MIPSInst_RT(ir)];
  493. rs = regs->regs[MIPSInst_RS(ir)];
  494. regs->lo = rs / rt;
  495. regs->hi = rs % rt;
  496. MIPS_R2_STATS(divs);
  497. return 0;
  498. }
  499. /* R6 removed instructions for the SPECIAL opcode */
  500. static struct r2_decoder_table spec_op_table[] = {
  501. { 0xfc1ff83f, 0x00000008, jr_func },
  502. { 0xfc00ffff, 0x00000018, mult_func },
  503. { 0xfc00ffff, 0x00000019, multu_func },
  504. { 0xfc00ffff, 0x0000001c, dmult_func },
  505. { 0xfc00ffff, 0x0000001d, dmultu_func },
  506. { 0xffff07ff, 0x00000010, mfhi_func },
  507. { 0xfc1fffff, 0x00000011, mthi_func },
  508. { 0xffff07ff, 0x00000012, mflo_func },
  509. { 0xfc1fffff, 0x00000013, mtlo_func },
  510. { 0xfc0307ff, 0x00000001, movf_func },
  511. { 0xfc0307ff, 0x00010001, movt_func },
  512. { 0xfc0007ff, 0x0000000a, movz_func },
  513. { 0xfc0007ff, 0x0000000b, movn_func },
  514. { 0xfc00ffff, 0x0000001a, div_func },
  515. { 0xfc00ffff, 0x0000001b, divu_func },
  516. { 0xfc00ffff, 0x0000001e, ddiv_func },
  517. { 0xfc00ffff, 0x0000001f, ddivu_func },
  518. {}
  519. };
  520. /**
  521. * madd_func - Emulate a MADD instruction
  522. * @regs: Process register set
  523. * @ir: Instruction
  524. *
  525. * Returns 0 since it always succeeds.
  526. */
  527. static int madd_func(struct pt_regs *regs, u32 ir)
  528. {
  529. s64 res;
  530. s32 rt, rs;
  531. rt = regs->regs[MIPSInst_RT(ir)];
  532. rs = regs->regs[MIPSInst_RS(ir)];
  533. res = (s64)rt * (s64)rs;
  534. rt = regs->hi;
  535. rs = regs->lo;
  536. res += ((((s64)rt) << 32) | (u32)rs);
  537. rt = res;
  538. regs->lo = (s64)rt;
  539. rs = res >> 32;
  540. regs->hi = (s64)rs;
  541. MIPS_R2_STATS(dsps);
  542. return 0;
  543. }
  544. /**
  545. * maddu_func - Emulate a MADDU instruction
  546. * @regs: Process register set
  547. * @ir: Instruction
  548. *
  549. * Returns 0 since it always succeeds.
  550. */
  551. static int maddu_func(struct pt_regs *regs, u32 ir)
  552. {
  553. u64 res;
  554. u32 rt, rs;
  555. rt = regs->regs[MIPSInst_RT(ir)];
  556. rs = regs->regs[MIPSInst_RS(ir)];
  557. res = (u64)rt * (u64)rs;
  558. rt = regs->hi;
  559. rs = regs->lo;
  560. res += ((((s64)rt) << 32) | (u32)rs);
  561. rt = res;
  562. regs->lo = (s64)(s32)rt;
  563. rs = res >> 32;
  564. regs->hi = (s64)(s32)rs;
  565. MIPS_R2_STATS(dsps);
  566. return 0;
  567. }
  568. /**
  569. * msub_func - Emulate a MSUB instruction
  570. * @regs: Process register set
  571. * @ir: Instruction
  572. *
  573. * Returns 0 since it always succeeds.
  574. */
  575. static int msub_func(struct pt_regs *regs, u32 ir)
  576. {
  577. s64 res;
  578. s32 rt, rs;
  579. rt = regs->regs[MIPSInst_RT(ir)];
  580. rs = regs->regs[MIPSInst_RS(ir)];
  581. res = (s64)rt * (s64)rs;
  582. rt = regs->hi;
  583. rs = regs->lo;
  584. res = ((((s64)rt) << 32) | (u32)rs) - res;
  585. rt = res;
  586. regs->lo = (s64)rt;
  587. rs = res >> 32;
  588. regs->hi = (s64)rs;
  589. MIPS_R2_STATS(dsps);
  590. return 0;
  591. }
  592. /**
  593. * msubu_func - Emulate a MSUBU instruction
  594. * @regs: Process register set
  595. * @ir: Instruction
  596. *
  597. * Returns 0 since it always succeeds.
  598. */
  599. static int msubu_func(struct pt_regs *regs, u32 ir)
  600. {
  601. u64 res;
  602. u32 rt, rs;
  603. rt = regs->regs[MIPSInst_RT(ir)];
  604. rs = regs->regs[MIPSInst_RS(ir)];
  605. res = (u64)rt * (u64)rs;
  606. rt = regs->hi;
  607. rs = regs->lo;
  608. res = ((((s64)rt) << 32) | (u32)rs) - res;
  609. rt = res;
  610. regs->lo = (s64)(s32)rt;
  611. rs = res >> 32;
  612. regs->hi = (s64)(s32)rs;
  613. MIPS_R2_STATS(dsps);
  614. return 0;
  615. }
  616. /**
  617. * mul_func - Emulate a MUL instruction
  618. * @regs: Process register set
  619. * @ir: Instruction
  620. *
  621. * Returns 0 since it always succeeds.
  622. */
  623. static int mul_func(struct pt_regs *regs, u32 ir)
  624. {
  625. s64 res;
  626. s32 rt, rs;
  627. if (!MIPSInst_RD(ir))
  628. return 0;
  629. rt = regs->regs[MIPSInst_RT(ir)];
  630. rs = regs->regs[MIPSInst_RS(ir)];
  631. res = (s64)rt * (s64)rs;
  632. rs = res;
  633. regs->regs[MIPSInst_RD(ir)] = (s64)rs;
  634. MIPS_R2_STATS(muls);
  635. return 0;
  636. }
  637. /**
  638. * clz_func - Emulate a CLZ instruction
  639. * @regs: Process register set
  640. * @ir: Instruction
  641. *
  642. * Returns 0 since it always succeeds.
  643. */
  644. static int clz_func(struct pt_regs *regs, u32 ir)
  645. {
  646. u32 res;
  647. u32 rs;
  648. if (!MIPSInst_RD(ir))
  649. return 0;
  650. rs = regs->regs[MIPSInst_RS(ir)];
  651. __asm__ __volatile__("clz %0, %1" : "=r"(res) : "r"(rs));
  652. regs->regs[MIPSInst_RD(ir)] = res;
  653. MIPS_R2_STATS(bops);
  654. return 0;
  655. }
  656. /**
  657. * clo_func - Emulate a CLO instruction
  658. * @regs: Process register set
  659. * @ir: Instruction
  660. *
  661. * Returns 0 since it always succeeds.
  662. */
  663. static int clo_func(struct pt_regs *regs, u32 ir)
  664. {
  665. u32 res;
  666. u32 rs;
  667. if (!MIPSInst_RD(ir))
  668. return 0;
  669. rs = regs->regs[MIPSInst_RS(ir)];
  670. __asm__ __volatile__("clo %0, %1" : "=r"(res) : "r"(rs));
  671. regs->regs[MIPSInst_RD(ir)] = res;
  672. MIPS_R2_STATS(bops);
  673. return 0;
  674. }
  675. /**
  676. * dclz_func - Emulate a DCLZ instruction
  677. * @regs: Process register set
  678. * @ir: Instruction
  679. *
  680. * Returns 0 since it always succeeds.
  681. */
  682. static int dclz_func(struct pt_regs *regs, u32 ir)
  683. {
  684. u64 res;
  685. u64 rs;
  686. if (IS_ENABLED(CONFIG_32BIT))
  687. return SIGILL;
  688. if (!MIPSInst_RD(ir))
  689. return 0;
  690. rs = regs->regs[MIPSInst_RS(ir)];
  691. __asm__ __volatile__("dclz %0, %1" : "=r"(res) : "r"(rs));
  692. regs->regs[MIPSInst_RD(ir)] = res;
  693. MIPS_R2_STATS(bops);
  694. return 0;
  695. }
  696. /**
  697. * dclo_func - Emulate a DCLO instruction
  698. * @regs: Process register set
  699. * @ir: Instruction
  700. *
  701. * Returns 0 since it always succeeds.
  702. */
  703. static int dclo_func(struct pt_regs *regs, u32 ir)
  704. {
  705. u64 res;
  706. u64 rs;
  707. if (IS_ENABLED(CONFIG_32BIT))
  708. return SIGILL;
  709. if (!MIPSInst_RD(ir))
  710. return 0;
  711. rs = regs->regs[MIPSInst_RS(ir)];
  712. __asm__ __volatile__("dclo %0, %1" : "=r"(res) : "r"(rs));
  713. regs->regs[MIPSInst_RD(ir)] = res;
  714. MIPS_R2_STATS(bops);
  715. return 0;
  716. }
  717. /* R6 removed instructions for the SPECIAL2 opcode */
  718. static struct r2_decoder_table spec2_op_table[] = {
  719. { 0xfc00ffff, 0x70000000, madd_func },
  720. { 0xfc00ffff, 0x70000001, maddu_func },
  721. { 0xfc0007ff, 0x70000002, mul_func },
  722. { 0xfc00ffff, 0x70000004, msub_func },
  723. { 0xfc00ffff, 0x70000005, msubu_func },
  724. { 0xfc0007ff, 0x70000020, clz_func },
  725. { 0xfc0007ff, 0x70000021, clo_func },
  726. { 0xfc0007ff, 0x70000024, dclz_func },
  727. { 0xfc0007ff, 0x70000025, dclo_func },
  728. { }
  729. };
  730. static inline int mipsr2_find_op_func(struct pt_regs *regs, u32 inst,
  731. struct r2_decoder_table *table)
  732. {
  733. struct r2_decoder_table *p;
  734. int err;
  735. for (p = table; p->func; p++) {
  736. if ((inst & p->mask) == p->code) {
  737. err = (p->func)(regs, inst);
  738. return err;
  739. }
  740. }
  741. return SIGILL;
  742. }
  743. /**
  744. * mipsr2_decoder: Decode and emulate a MIPS R2 instruction
  745. * @regs: Process register set
  746. * @inst: Instruction to decode and emulate
  747. * @fcr31: Floating Point Control and Status Register Cause bits returned
  748. */
  749. int mipsr2_decoder(struct pt_regs *regs, u32 inst, unsigned long *fcr31)
  750. {
  751. int err = 0;
  752. unsigned long vaddr;
  753. u32 nir;
  754. unsigned long cpc, epc, nepc, r31, res, rs, rt;
  755. void __user *fault_addr = NULL;
  756. int pass = 0;
  757. repeat:
  758. r31 = regs->regs[31];
  759. epc = regs->cp0_epc;
  760. err = compute_return_epc(regs);
  761. if (err < 0) {
  762. BUG();
  763. return SIGEMT;
  764. }
  765. pr_debug("Emulating the 0x%08x R2 instruction @ 0x%08lx (pass=%d))\n",
  766. inst, epc, pass);
  767. switch (MIPSInst_OPCODE(inst)) {
  768. case spec_op:
  769. err = mipsr2_find_op_func(regs, inst, spec_op_table);
  770. if (err < 0) {
  771. /* FPU instruction under JR */
  772. regs->cp0_cause |= CAUSEF_BD;
  773. goto fpu_emul;
  774. }
  775. break;
  776. case spec2_op:
  777. err = mipsr2_find_op_func(regs, inst, spec2_op_table);
  778. break;
  779. case bcond_op:
  780. rt = MIPSInst_RT(inst);
  781. rs = MIPSInst_RS(inst);
  782. switch (rt) {
  783. case tgei_op:
  784. if ((long)regs->regs[rs] >= MIPSInst_SIMM(inst))
  785. do_trap_or_bp(regs, 0, 0, "TGEI");
  786. MIPS_R2_STATS(traps);
  787. break;
  788. case tgeiu_op:
  789. if (regs->regs[rs] >= MIPSInst_UIMM(inst))
  790. do_trap_or_bp(regs, 0, 0, "TGEIU");
  791. MIPS_R2_STATS(traps);
  792. break;
  793. case tlti_op:
  794. if ((long)regs->regs[rs] < MIPSInst_SIMM(inst))
  795. do_trap_or_bp(regs, 0, 0, "TLTI");
  796. MIPS_R2_STATS(traps);
  797. break;
  798. case tltiu_op:
  799. if (regs->regs[rs] < MIPSInst_UIMM(inst))
  800. do_trap_or_bp(regs, 0, 0, "TLTIU");
  801. MIPS_R2_STATS(traps);
  802. break;
  803. case teqi_op:
  804. if (regs->regs[rs] == MIPSInst_SIMM(inst))
  805. do_trap_or_bp(regs, 0, 0, "TEQI");
  806. MIPS_R2_STATS(traps);
  807. break;
  808. case tnei_op:
  809. if (regs->regs[rs] != MIPSInst_SIMM(inst))
  810. do_trap_or_bp(regs, 0, 0, "TNEI");
  811. MIPS_R2_STATS(traps);
  812. break;
  813. case bltzl_op:
  814. case bgezl_op:
  815. case bltzall_op:
  816. case bgezall_op:
  817. if (delay_slot(regs)) {
  818. err = SIGILL;
  819. break;
  820. }
  821. regs->regs[31] = r31;
  822. regs->cp0_epc = epc;
  823. err = __compute_return_epc(regs);
  824. if (err < 0)
  825. return SIGEMT;
  826. if (err != BRANCH_LIKELY_TAKEN)
  827. break;
  828. cpc = regs->cp0_epc;
  829. nepc = epc + 4;
  830. err = __get_user(nir, (u32 __user *)nepc);
  831. if (err) {
  832. err = SIGSEGV;
  833. break;
  834. }
  835. /*
  836. * This will probably be optimized away when
  837. * CONFIG_DEBUG_FS is not enabled
  838. */
  839. switch (rt) {
  840. case bltzl_op:
  841. MIPS_R2BR_STATS(bltzl);
  842. break;
  843. case bgezl_op:
  844. MIPS_R2BR_STATS(bgezl);
  845. break;
  846. case bltzall_op:
  847. MIPS_R2BR_STATS(bltzall);
  848. break;
  849. case bgezall_op:
  850. MIPS_R2BR_STATS(bgezall);
  851. break;
  852. }
  853. switch (MIPSInst_OPCODE(nir)) {
  854. case cop1_op:
  855. case cop1x_op:
  856. case lwc1_op:
  857. case swc1_op:
  858. regs->cp0_cause |= CAUSEF_BD;
  859. goto fpu_emul;
  860. }
  861. if (nir) {
  862. err = mipsr6_emul(regs, nir);
  863. if (err > 0) {
  864. err = mips_dsemul(regs, nir, epc, cpc);
  865. if (err == SIGILL)
  866. err = SIGEMT;
  867. MIPS_R2_STATS(dsemul);
  868. }
  869. }
  870. break;
  871. case bltzal_op:
  872. case bgezal_op:
  873. if (delay_slot(regs)) {
  874. err = SIGILL;
  875. break;
  876. }
  877. regs->regs[31] = r31;
  878. regs->cp0_epc = epc;
  879. err = __compute_return_epc(regs);
  880. if (err < 0)
  881. return SIGEMT;
  882. cpc = regs->cp0_epc;
  883. nepc = epc + 4;
  884. err = __get_user(nir, (u32 __user *)nepc);
  885. if (err) {
  886. err = SIGSEGV;
  887. break;
  888. }
  889. /*
  890. * This will probably be optimized away when
  891. * CONFIG_DEBUG_FS is not enabled
  892. */
  893. switch (rt) {
  894. case bltzal_op:
  895. MIPS_R2BR_STATS(bltzal);
  896. break;
  897. case bgezal_op:
  898. MIPS_R2BR_STATS(bgezal);
  899. break;
  900. }
  901. switch (MIPSInst_OPCODE(nir)) {
  902. case cop1_op:
  903. case cop1x_op:
  904. case lwc1_op:
  905. case swc1_op:
  906. regs->cp0_cause |= CAUSEF_BD;
  907. goto fpu_emul;
  908. }
  909. if (nir) {
  910. err = mipsr6_emul(regs, nir);
  911. if (err > 0) {
  912. err = mips_dsemul(regs, nir, epc, cpc);
  913. if (err == SIGILL)
  914. err = SIGEMT;
  915. MIPS_R2_STATS(dsemul);
  916. }
  917. }
  918. break;
  919. default:
  920. regs->regs[31] = r31;
  921. regs->cp0_epc = epc;
  922. err = SIGILL;
  923. break;
  924. }
  925. break;
  926. case beql_op:
  927. case bnel_op:
  928. case blezl_op:
  929. case bgtzl_op:
  930. if (delay_slot(regs)) {
  931. err = SIGILL;
  932. break;
  933. }
  934. regs->regs[31] = r31;
  935. regs->cp0_epc = epc;
  936. err = __compute_return_epc(regs);
  937. if (err < 0)
  938. return SIGEMT;
  939. if (err != BRANCH_LIKELY_TAKEN)
  940. break;
  941. cpc = regs->cp0_epc;
  942. nepc = epc + 4;
  943. err = __get_user(nir, (u32 __user *)nepc);
  944. if (err) {
  945. err = SIGSEGV;
  946. break;
  947. }
  948. /*
  949. * This will probably be optimized away when
  950. * CONFIG_DEBUG_FS is not enabled
  951. */
  952. switch (MIPSInst_OPCODE(inst)) {
  953. case beql_op:
  954. MIPS_R2BR_STATS(beql);
  955. break;
  956. case bnel_op:
  957. MIPS_R2BR_STATS(bnel);
  958. break;
  959. case blezl_op:
  960. MIPS_R2BR_STATS(blezl);
  961. break;
  962. case bgtzl_op:
  963. MIPS_R2BR_STATS(bgtzl);
  964. break;
  965. }
  966. switch (MIPSInst_OPCODE(nir)) {
  967. case cop1_op:
  968. case cop1x_op:
  969. case lwc1_op:
  970. case swc1_op:
  971. regs->cp0_cause |= CAUSEF_BD;
  972. goto fpu_emul;
  973. }
  974. if (nir) {
  975. err = mipsr6_emul(regs, nir);
  976. if (err > 0) {
  977. err = mips_dsemul(regs, nir, epc, cpc);
  978. if (err == SIGILL)
  979. err = SIGEMT;
  980. MIPS_R2_STATS(dsemul);
  981. }
  982. }
  983. break;
  984. case lwc1_op:
  985. case swc1_op:
  986. case cop1_op:
  987. case cop1x_op:
  988. fpu_emul:
  989. regs->regs[31] = r31;
  990. regs->cp0_epc = epc;
  991. if (!used_math()) { /* First time FPU user. */
  992. preempt_disable();
  993. err = init_fpu();
  994. preempt_enable();
  995. set_used_math();
  996. }
  997. lose_fpu(1); /* Save FPU state for the emulator. */
  998. err = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
  999. &fault_addr);
  1000. /*
  1001. * We can't allow the emulated instruction to leave any
  1002. * enabled Cause bits set in $fcr31.
  1003. */
  1004. *fcr31 = res = mask_fcr31_x(current->thread.fpu.fcr31);
  1005. current->thread.fpu.fcr31 &= ~res;
  1006. /*
  1007. * this is a tricky issue - lose_fpu() uses LL/SC atomics
  1008. * if FPU is owned and effectively cancels user level LL/SC.
  1009. * So, it could be logical to don't restore FPU ownership here.
  1010. * But the sequence of multiple FPU instructions is much much
  1011. * more often than LL-FPU-SC and I prefer loop here until
  1012. * next scheduler cycle cancels FPU ownership
  1013. */
  1014. own_fpu(1); /* Restore FPU state. */
  1015. if (err)
  1016. current->thread.cp0_baduaddr = (unsigned long)fault_addr;
  1017. MIPS_R2_STATS(fpus);
  1018. break;
  1019. case lwl_op:
  1020. rt = regs->regs[MIPSInst_RT(inst)];
  1021. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1022. if (!access_ok(VERIFY_READ, vaddr, 4)) {
  1023. current->thread.cp0_baduaddr = vaddr;
  1024. err = SIGSEGV;
  1025. break;
  1026. }
  1027. __asm__ __volatile__(
  1028. " .set push\n"
  1029. " .set reorder\n"
  1030. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1031. "1:" LB "%1, 0(%2)\n"
  1032. INS "%0, %1, 24, 8\n"
  1033. " andi %1, %2, 0x3\n"
  1034. " beq $0, %1, 9f\n"
  1035. ADDIU "%2, %2, -1\n"
  1036. "2:" LB "%1, 0(%2)\n"
  1037. INS "%0, %1, 16, 8\n"
  1038. " andi %1, %2, 0x3\n"
  1039. " beq $0, %1, 9f\n"
  1040. ADDIU "%2, %2, -1\n"
  1041. "3:" LB "%1, 0(%2)\n"
  1042. INS "%0, %1, 8, 8\n"
  1043. " andi %1, %2, 0x3\n"
  1044. " beq $0, %1, 9f\n"
  1045. ADDIU "%2, %2, -1\n"
  1046. "4:" LB "%1, 0(%2)\n"
  1047. INS "%0, %1, 0, 8\n"
  1048. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1049. "1:" LB "%1, 0(%2)\n"
  1050. INS "%0, %1, 24, 8\n"
  1051. ADDIU "%2, %2, 1\n"
  1052. " andi %1, %2, 0x3\n"
  1053. " beq $0, %1, 9f\n"
  1054. "2:" LB "%1, 0(%2)\n"
  1055. INS "%0, %1, 16, 8\n"
  1056. ADDIU "%2, %2, 1\n"
  1057. " andi %1, %2, 0x3\n"
  1058. " beq $0, %1, 9f\n"
  1059. "3:" LB "%1, 0(%2)\n"
  1060. INS "%0, %1, 8, 8\n"
  1061. ADDIU "%2, %2, 1\n"
  1062. " andi %1, %2, 0x3\n"
  1063. " beq $0, %1, 9f\n"
  1064. "4:" LB "%1, 0(%2)\n"
  1065. INS "%0, %1, 0, 8\n"
  1066. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1067. "9: sll %0, %0, 0\n"
  1068. "10:\n"
  1069. " .insn\n"
  1070. " .section .fixup,\"ax\"\n"
  1071. "8: li %3,%4\n"
  1072. " j 10b\n"
  1073. " .previous\n"
  1074. " .section __ex_table,\"a\"\n"
  1075. STR(PTR) " 1b,8b\n"
  1076. STR(PTR) " 2b,8b\n"
  1077. STR(PTR) " 3b,8b\n"
  1078. STR(PTR) " 4b,8b\n"
  1079. " .previous\n"
  1080. " .set pop\n"
  1081. : "+&r"(rt), "=&r"(rs),
  1082. "+&r"(vaddr), "+&r"(err)
  1083. : "i"(SIGSEGV));
  1084. if (MIPSInst_RT(inst) && !err)
  1085. regs->regs[MIPSInst_RT(inst)] = rt;
  1086. MIPS_R2_STATS(loads);
  1087. break;
  1088. case lwr_op:
  1089. rt = regs->regs[MIPSInst_RT(inst)];
  1090. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1091. if (!access_ok(VERIFY_READ, vaddr, 4)) {
  1092. current->thread.cp0_baduaddr = vaddr;
  1093. err = SIGSEGV;
  1094. break;
  1095. }
  1096. __asm__ __volatile__(
  1097. " .set push\n"
  1098. " .set reorder\n"
  1099. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1100. "1:" LB "%1, 0(%2)\n"
  1101. INS "%0, %1, 0, 8\n"
  1102. ADDIU "%2, %2, 1\n"
  1103. " andi %1, %2, 0x3\n"
  1104. " beq $0, %1, 9f\n"
  1105. "2:" LB "%1, 0(%2)\n"
  1106. INS "%0, %1, 8, 8\n"
  1107. ADDIU "%2, %2, 1\n"
  1108. " andi %1, %2, 0x3\n"
  1109. " beq $0, %1, 9f\n"
  1110. "3:" LB "%1, 0(%2)\n"
  1111. INS "%0, %1, 16, 8\n"
  1112. ADDIU "%2, %2, 1\n"
  1113. " andi %1, %2, 0x3\n"
  1114. " beq $0, %1, 9f\n"
  1115. "4:" LB "%1, 0(%2)\n"
  1116. INS "%0, %1, 24, 8\n"
  1117. " sll %0, %0, 0\n"
  1118. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1119. "1:" LB "%1, 0(%2)\n"
  1120. INS "%0, %1, 0, 8\n"
  1121. " andi %1, %2, 0x3\n"
  1122. " beq $0, %1, 9f\n"
  1123. ADDIU "%2, %2, -1\n"
  1124. "2:" LB "%1, 0(%2)\n"
  1125. INS "%0, %1, 8, 8\n"
  1126. " andi %1, %2, 0x3\n"
  1127. " beq $0, %1, 9f\n"
  1128. ADDIU "%2, %2, -1\n"
  1129. "3:" LB "%1, 0(%2)\n"
  1130. INS "%0, %1, 16, 8\n"
  1131. " andi %1, %2, 0x3\n"
  1132. " beq $0, %1, 9f\n"
  1133. ADDIU "%2, %2, -1\n"
  1134. "4:" LB "%1, 0(%2)\n"
  1135. INS "%0, %1, 24, 8\n"
  1136. " sll %0, %0, 0\n"
  1137. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1138. "9:\n"
  1139. "10:\n"
  1140. " .insn\n"
  1141. " .section .fixup,\"ax\"\n"
  1142. "8: li %3,%4\n"
  1143. " j 10b\n"
  1144. " .previous\n"
  1145. " .section __ex_table,\"a\"\n"
  1146. STR(PTR) " 1b,8b\n"
  1147. STR(PTR) " 2b,8b\n"
  1148. STR(PTR) " 3b,8b\n"
  1149. STR(PTR) " 4b,8b\n"
  1150. " .previous\n"
  1151. " .set pop\n"
  1152. : "+&r"(rt), "=&r"(rs),
  1153. "+&r"(vaddr), "+&r"(err)
  1154. : "i"(SIGSEGV));
  1155. if (MIPSInst_RT(inst) && !err)
  1156. regs->regs[MIPSInst_RT(inst)] = rt;
  1157. MIPS_R2_STATS(loads);
  1158. break;
  1159. case swl_op:
  1160. rt = regs->regs[MIPSInst_RT(inst)];
  1161. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1162. if (!access_ok(VERIFY_WRITE, vaddr, 4)) {
  1163. current->thread.cp0_baduaddr = vaddr;
  1164. err = SIGSEGV;
  1165. break;
  1166. }
  1167. __asm__ __volatile__(
  1168. " .set push\n"
  1169. " .set reorder\n"
  1170. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1171. EXT "%1, %0, 24, 8\n"
  1172. "1:" SB "%1, 0(%2)\n"
  1173. " andi %1, %2, 0x3\n"
  1174. " beq $0, %1, 9f\n"
  1175. ADDIU "%2, %2, -1\n"
  1176. EXT "%1, %0, 16, 8\n"
  1177. "2:" SB "%1, 0(%2)\n"
  1178. " andi %1, %2, 0x3\n"
  1179. " beq $0, %1, 9f\n"
  1180. ADDIU "%2, %2, -1\n"
  1181. EXT "%1, %0, 8, 8\n"
  1182. "3:" SB "%1, 0(%2)\n"
  1183. " andi %1, %2, 0x3\n"
  1184. " beq $0, %1, 9f\n"
  1185. ADDIU "%2, %2, -1\n"
  1186. EXT "%1, %0, 0, 8\n"
  1187. "4:" SB "%1, 0(%2)\n"
  1188. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1189. EXT "%1, %0, 24, 8\n"
  1190. "1:" SB "%1, 0(%2)\n"
  1191. ADDIU "%2, %2, 1\n"
  1192. " andi %1, %2, 0x3\n"
  1193. " beq $0, %1, 9f\n"
  1194. EXT "%1, %0, 16, 8\n"
  1195. "2:" SB "%1, 0(%2)\n"
  1196. ADDIU "%2, %2, 1\n"
  1197. " andi %1, %2, 0x3\n"
  1198. " beq $0, %1, 9f\n"
  1199. EXT "%1, %0, 8, 8\n"
  1200. "3:" SB "%1, 0(%2)\n"
  1201. ADDIU "%2, %2, 1\n"
  1202. " andi %1, %2, 0x3\n"
  1203. " beq $0, %1, 9f\n"
  1204. EXT "%1, %0, 0, 8\n"
  1205. "4:" SB "%1, 0(%2)\n"
  1206. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1207. "9:\n"
  1208. " .insn\n"
  1209. " .section .fixup,\"ax\"\n"
  1210. "8: li %3,%4\n"
  1211. " j 9b\n"
  1212. " .previous\n"
  1213. " .section __ex_table,\"a\"\n"
  1214. STR(PTR) " 1b,8b\n"
  1215. STR(PTR) " 2b,8b\n"
  1216. STR(PTR) " 3b,8b\n"
  1217. STR(PTR) " 4b,8b\n"
  1218. " .previous\n"
  1219. " .set pop\n"
  1220. : "+&r"(rt), "=&r"(rs),
  1221. "+&r"(vaddr), "+&r"(err)
  1222. : "i"(SIGSEGV)
  1223. : "memory");
  1224. MIPS_R2_STATS(stores);
  1225. break;
  1226. case swr_op:
  1227. rt = regs->regs[MIPSInst_RT(inst)];
  1228. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1229. if (!access_ok(VERIFY_WRITE, vaddr, 4)) {
  1230. current->thread.cp0_baduaddr = vaddr;
  1231. err = SIGSEGV;
  1232. break;
  1233. }
  1234. __asm__ __volatile__(
  1235. " .set push\n"
  1236. " .set reorder\n"
  1237. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1238. EXT "%1, %0, 0, 8\n"
  1239. "1:" SB "%1, 0(%2)\n"
  1240. ADDIU "%2, %2, 1\n"
  1241. " andi %1, %2, 0x3\n"
  1242. " beq $0, %1, 9f\n"
  1243. EXT "%1, %0, 8, 8\n"
  1244. "2:" SB "%1, 0(%2)\n"
  1245. ADDIU "%2, %2, 1\n"
  1246. " andi %1, %2, 0x3\n"
  1247. " beq $0, %1, 9f\n"
  1248. EXT "%1, %0, 16, 8\n"
  1249. "3:" SB "%1, 0(%2)\n"
  1250. ADDIU "%2, %2, 1\n"
  1251. " andi %1, %2, 0x3\n"
  1252. " beq $0, %1, 9f\n"
  1253. EXT "%1, %0, 24, 8\n"
  1254. "4:" SB "%1, 0(%2)\n"
  1255. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1256. EXT "%1, %0, 0, 8\n"
  1257. "1:" SB "%1, 0(%2)\n"
  1258. " andi %1, %2, 0x3\n"
  1259. " beq $0, %1, 9f\n"
  1260. ADDIU "%2, %2, -1\n"
  1261. EXT "%1, %0, 8, 8\n"
  1262. "2:" SB "%1, 0(%2)\n"
  1263. " andi %1, %2, 0x3\n"
  1264. " beq $0, %1, 9f\n"
  1265. ADDIU "%2, %2, -1\n"
  1266. EXT "%1, %0, 16, 8\n"
  1267. "3:" SB "%1, 0(%2)\n"
  1268. " andi %1, %2, 0x3\n"
  1269. " beq $0, %1, 9f\n"
  1270. ADDIU "%2, %2, -1\n"
  1271. EXT "%1, %0, 24, 8\n"
  1272. "4:" SB "%1, 0(%2)\n"
  1273. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1274. "9:\n"
  1275. " .insn\n"
  1276. " .section .fixup,\"ax\"\n"
  1277. "8: li %3,%4\n"
  1278. " j 9b\n"
  1279. " .previous\n"
  1280. " .section __ex_table,\"a\"\n"
  1281. STR(PTR) " 1b,8b\n"
  1282. STR(PTR) " 2b,8b\n"
  1283. STR(PTR) " 3b,8b\n"
  1284. STR(PTR) " 4b,8b\n"
  1285. " .previous\n"
  1286. " .set pop\n"
  1287. : "+&r"(rt), "=&r"(rs),
  1288. "+&r"(vaddr), "+&r"(err)
  1289. : "i"(SIGSEGV)
  1290. : "memory");
  1291. MIPS_R2_STATS(stores);
  1292. break;
  1293. case ldl_op:
  1294. if (IS_ENABLED(CONFIG_32BIT)) {
  1295. err = SIGILL;
  1296. break;
  1297. }
  1298. rt = regs->regs[MIPSInst_RT(inst)];
  1299. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1300. if (!access_ok(VERIFY_READ, vaddr, 8)) {
  1301. current->thread.cp0_baduaddr = vaddr;
  1302. err = SIGSEGV;
  1303. break;
  1304. }
  1305. __asm__ __volatile__(
  1306. " .set push\n"
  1307. " .set reorder\n"
  1308. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1309. "1: lb %1, 0(%2)\n"
  1310. " dinsu %0, %1, 56, 8\n"
  1311. " andi %1, %2, 0x7\n"
  1312. " beq $0, %1, 9f\n"
  1313. " daddiu %2, %2, -1\n"
  1314. "2: lb %1, 0(%2)\n"
  1315. " dinsu %0, %1, 48, 8\n"
  1316. " andi %1, %2, 0x7\n"
  1317. " beq $0, %1, 9f\n"
  1318. " daddiu %2, %2, -1\n"
  1319. "3: lb %1, 0(%2)\n"
  1320. " dinsu %0, %1, 40, 8\n"
  1321. " andi %1, %2, 0x7\n"
  1322. " beq $0, %1, 9f\n"
  1323. " daddiu %2, %2, -1\n"
  1324. "4: lb %1, 0(%2)\n"
  1325. " dinsu %0, %1, 32, 8\n"
  1326. " andi %1, %2, 0x7\n"
  1327. " beq $0, %1, 9f\n"
  1328. " daddiu %2, %2, -1\n"
  1329. "5: lb %1, 0(%2)\n"
  1330. " dins %0, %1, 24, 8\n"
  1331. " andi %1, %2, 0x7\n"
  1332. " beq $0, %1, 9f\n"
  1333. " daddiu %2, %2, -1\n"
  1334. "6: lb %1, 0(%2)\n"
  1335. " dins %0, %1, 16, 8\n"
  1336. " andi %1, %2, 0x7\n"
  1337. " beq $0, %1, 9f\n"
  1338. " daddiu %2, %2, -1\n"
  1339. "7: lb %1, 0(%2)\n"
  1340. " dins %0, %1, 8, 8\n"
  1341. " andi %1, %2, 0x7\n"
  1342. " beq $0, %1, 9f\n"
  1343. " daddiu %2, %2, -1\n"
  1344. "0: lb %1, 0(%2)\n"
  1345. " dins %0, %1, 0, 8\n"
  1346. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1347. "1: lb %1, 0(%2)\n"
  1348. " dinsu %0, %1, 56, 8\n"
  1349. " daddiu %2, %2, 1\n"
  1350. " andi %1, %2, 0x7\n"
  1351. " beq $0, %1, 9f\n"
  1352. "2: lb %1, 0(%2)\n"
  1353. " dinsu %0, %1, 48, 8\n"
  1354. " daddiu %2, %2, 1\n"
  1355. " andi %1, %2, 0x7\n"
  1356. " beq $0, %1, 9f\n"
  1357. "3: lb %1, 0(%2)\n"
  1358. " dinsu %0, %1, 40, 8\n"
  1359. " daddiu %2, %2, 1\n"
  1360. " andi %1, %2, 0x7\n"
  1361. " beq $0, %1, 9f\n"
  1362. "4: lb %1, 0(%2)\n"
  1363. " dinsu %0, %1, 32, 8\n"
  1364. " daddiu %2, %2, 1\n"
  1365. " andi %1, %2, 0x7\n"
  1366. " beq $0, %1, 9f\n"
  1367. "5: lb %1, 0(%2)\n"
  1368. " dins %0, %1, 24, 8\n"
  1369. " daddiu %2, %2, 1\n"
  1370. " andi %1, %2, 0x7\n"
  1371. " beq $0, %1, 9f\n"
  1372. "6: lb %1, 0(%2)\n"
  1373. " dins %0, %1, 16, 8\n"
  1374. " daddiu %2, %2, 1\n"
  1375. " andi %1, %2, 0x7\n"
  1376. " beq $0, %1, 9f\n"
  1377. "7: lb %1, 0(%2)\n"
  1378. " dins %0, %1, 8, 8\n"
  1379. " daddiu %2, %2, 1\n"
  1380. " andi %1, %2, 0x7\n"
  1381. " beq $0, %1, 9f\n"
  1382. "0: lb %1, 0(%2)\n"
  1383. " dins %0, %1, 0, 8\n"
  1384. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1385. "9:\n"
  1386. " .insn\n"
  1387. " .section .fixup,\"ax\"\n"
  1388. "8: li %3,%4\n"
  1389. " j 9b\n"
  1390. " .previous\n"
  1391. " .section __ex_table,\"a\"\n"
  1392. STR(PTR) " 1b,8b\n"
  1393. STR(PTR) " 2b,8b\n"
  1394. STR(PTR) " 3b,8b\n"
  1395. STR(PTR) " 4b,8b\n"
  1396. STR(PTR) " 5b,8b\n"
  1397. STR(PTR) " 6b,8b\n"
  1398. STR(PTR) " 7b,8b\n"
  1399. STR(PTR) " 0b,8b\n"
  1400. " .previous\n"
  1401. " .set pop\n"
  1402. : "+&r"(rt), "=&r"(rs),
  1403. "+&r"(vaddr), "+&r"(err)
  1404. : "i"(SIGSEGV));
  1405. if (MIPSInst_RT(inst) && !err)
  1406. regs->regs[MIPSInst_RT(inst)] = rt;
  1407. MIPS_R2_STATS(loads);
  1408. break;
  1409. case ldr_op:
  1410. if (IS_ENABLED(CONFIG_32BIT)) {
  1411. err = SIGILL;
  1412. break;
  1413. }
  1414. rt = regs->regs[MIPSInst_RT(inst)];
  1415. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1416. if (!access_ok(VERIFY_READ, vaddr, 8)) {
  1417. current->thread.cp0_baduaddr = vaddr;
  1418. err = SIGSEGV;
  1419. break;
  1420. }
  1421. __asm__ __volatile__(
  1422. " .set push\n"
  1423. " .set reorder\n"
  1424. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1425. "1: lb %1, 0(%2)\n"
  1426. " dins %0, %1, 0, 8\n"
  1427. " daddiu %2, %2, 1\n"
  1428. " andi %1, %2, 0x7\n"
  1429. " beq $0, %1, 9f\n"
  1430. "2: lb %1, 0(%2)\n"
  1431. " dins %0, %1, 8, 8\n"
  1432. " daddiu %2, %2, 1\n"
  1433. " andi %1, %2, 0x7\n"
  1434. " beq $0, %1, 9f\n"
  1435. "3: lb %1, 0(%2)\n"
  1436. " dins %0, %1, 16, 8\n"
  1437. " daddiu %2, %2, 1\n"
  1438. " andi %1, %2, 0x7\n"
  1439. " beq $0, %1, 9f\n"
  1440. "4: lb %1, 0(%2)\n"
  1441. " dins %0, %1, 24, 8\n"
  1442. " daddiu %2, %2, 1\n"
  1443. " andi %1, %2, 0x7\n"
  1444. " beq $0, %1, 9f\n"
  1445. "5: lb %1, 0(%2)\n"
  1446. " dinsu %0, %1, 32, 8\n"
  1447. " daddiu %2, %2, 1\n"
  1448. " andi %1, %2, 0x7\n"
  1449. " beq $0, %1, 9f\n"
  1450. "6: lb %1, 0(%2)\n"
  1451. " dinsu %0, %1, 40, 8\n"
  1452. " daddiu %2, %2, 1\n"
  1453. " andi %1, %2, 0x7\n"
  1454. " beq $0, %1, 9f\n"
  1455. "7: lb %1, 0(%2)\n"
  1456. " dinsu %0, %1, 48, 8\n"
  1457. " daddiu %2, %2, 1\n"
  1458. " andi %1, %2, 0x7\n"
  1459. " beq $0, %1, 9f\n"
  1460. "0: lb %1, 0(%2)\n"
  1461. " dinsu %0, %1, 56, 8\n"
  1462. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1463. "1: lb %1, 0(%2)\n"
  1464. " dins %0, %1, 0, 8\n"
  1465. " andi %1, %2, 0x7\n"
  1466. " beq $0, %1, 9f\n"
  1467. " daddiu %2, %2, -1\n"
  1468. "2: lb %1, 0(%2)\n"
  1469. " dins %0, %1, 8, 8\n"
  1470. " andi %1, %2, 0x7\n"
  1471. " beq $0, %1, 9f\n"
  1472. " daddiu %2, %2, -1\n"
  1473. "3: lb %1, 0(%2)\n"
  1474. " dins %0, %1, 16, 8\n"
  1475. " andi %1, %2, 0x7\n"
  1476. " beq $0, %1, 9f\n"
  1477. " daddiu %2, %2, -1\n"
  1478. "4: lb %1, 0(%2)\n"
  1479. " dins %0, %1, 24, 8\n"
  1480. " andi %1, %2, 0x7\n"
  1481. " beq $0, %1, 9f\n"
  1482. " daddiu %2, %2, -1\n"
  1483. "5: lb %1, 0(%2)\n"
  1484. " dinsu %0, %1, 32, 8\n"
  1485. " andi %1, %2, 0x7\n"
  1486. " beq $0, %1, 9f\n"
  1487. " daddiu %2, %2, -1\n"
  1488. "6: lb %1, 0(%2)\n"
  1489. " dinsu %0, %1, 40, 8\n"
  1490. " andi %1, %2, 0x7\n"
  1491. " beq $0, %1, 9f\n"
  1492. " daddiu %2, %2, -1\n"
  1493. "7: lb %1, 0(%2)\n"
  1494. " dinsu %0, %1, 48, 8\n"
  1495. " andi %1, %2, 0x7\n"
  1496. " beq $0, %1, 9f\n"
  1497. " daddiu %2, %2, -1\n"
  1498. "0: lb %1, 0(%2)\n"
  1499. " dinsu %0, %1, 56, 8\n"
  1500. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1501. "9:\n"
  1502. " .insn\n"
  1503. " .section .fixup,\"ax\"\n"
  1504. "8: li %3,%4\n"
  1505. " j 9b\n"
  1506. " .previous\n"
  1507. " .section __ex_table,\"a\"\n"
  1508. STR(PTR) " 1b,8b\n"
  1509. STR(PTR) " 2b,8b\n"
  1510. STR(PTR) " 3b,8b\n"
  1511. STR(PTR) " 4b,8b\n"
  1512. STR(PTR) " 5b,8b\n"
  1513. STR(PTR) " 6b,8b\n"
  1514. STR(PTR) " 7b,8b\n"
  1515. STR(PTR) " 0b,8b\n"
  1516. " .previous\n"
  1517. " .set pop\n"
  1518. : "+&r"(rt), "=&r"(rs),
  1519. "+&r"(vaddr), "+&r"(err)
  1520. : "i"(SIGSEGV));
  1521. if (MIPSInst_RT(inst) && !err)
  1522. regs->regs[MIPSInst_RT(inst)] = rt;
  1523. MIPS_R2_STATS(loads);
  1524. break;
  1525. case sdl_op:
  1526. if (IS_ENABLED(CONFIG_32BIT)) {
  1527. err = SIGILL;
  1528. break;
  1529. }
  1530. rt = regs->regs[MIPSInst_RT(inst)];
  1531. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1532. if (!access_ok(VERIFY_WRITE, vaddr, 8)) {
  1533. current->thread.cp0_baduaddr = vaddr;
  1534. err = SIGSEGV;
  1535. break;
  1536. }
  1537. __asm__ __volatile__(
  1538. " .set push\n"
  1539. " .set reorder\n"
  1540. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1541. " dextu %1, %0, 56, 8\n"
  1542. "1: sb %1, 0(%2)\n"
  1543. " andi %1, %2, 0x7\n"
  1544. " beq $0, %1, 9f\n"
  1545. " daddiu %2, %2, -1\n"
  1546. " dextu %1, %0, 48, 8\n"
  1547. "2: sb %1, 0(%2)\n"
  1548. " andi %1, %2, 0x7\n"
  1549. " beq $0, %1, 9f\n"
  1550. " daddiu %2, %2, -1\n"
  1551. " dextu %1, %0, 40, 8\n"
  1552. "3: sb %1, 0(%2)\n"
  1553. " andi %1, %2, 0x7\n"
  1554. " beq $0, %1, 9f\n"
  1555. " daddiu %2, %2, -1\n"
  1556. " dextu %1, %0, 32, 8\n"
  1557. "4: sb %1, 0(%2)\n"
  1558. " andi %1, %2, 0x7\n"
  1559. " beq $0, %1, 9f\n"
  1560. " daddiu %2, %2, -1\n"
  1561. " dext %1, %0, 24, 8\n"
  1562. "5: sb %1, 0(%2)\n"
  1563. " andi %1, %2, 0x7\n"
  1564. " beq $0, %1, 9f\n"
  1565. " daddiu %2, %2, -1\n"
  1566. " dext %1, %0, 16, 8\n"
  1567. "6: sb %1, 0(%2)\n"
  1568. " andi %1, %2, 0x7\n"
  1569. " beq $0, %1, 9f\n"
  1570. " daddiu %2, %2, -1\n"
  1571. " dext %1, %0, 8, 8\n"
  1572. "7: sb %1, 0(%2)\n"
  1573. " andi %1, %2, 0x7\n"
  1574. " beq $0, %1, 9f\n"
  1575. " daddiu %2, %2, -1\n"
  1576. " dext %1, %0, 0, 8\n"
  1577. "0: sb %1, 0(%2)\n"
  1578. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1579. " dextu %1, %0, 56, 8\n"
  1580. "1: sb %1, 0(%2)\n"
  1581. " daddiu %2, %2, 1\n"
  1582. " andi %1, %2, 0x7\n"
  1583. " beq $0, %1, 9f\n"
  1584. " dextu %1, %0, 48, 8\n"
  1585. "2: sb %1, 0(%2)\n"
  1586. " daddiu %2, %2, 1\n"
  1587. " andi %1, %2, 0x7\n"
  1588. " beq $0, %1, 9f\n"
  1589. " dextu %1, %0, 40, 8\n"
  1590. "3: sb %1, 0(%2)\n"
  1591. " daddiu %2, %2, 1\n"
  1592. " andi %1, %2, 0x7\n"
  1593. " beq $0, %1, 9f\n"
  1594. " dextu %1, %0, 32, 8\n"
  1595. "4: sb %1, 0(%2)\n"
  1596. " daddiu %2, %2, 1\n"
  1597. " andi %1, %2, 0x7\n"
  1598. " beq $0, %1, 9f\n"
  1599. " dext %1, %0, 24, 8\n"
  1600. "5: sb %1, 0(%2)\n"
  1601. " daddiu %2, %2, 1\n"
  1602. " andi %1, %2, 0x7\n"
  1603. " beq $0, %1, 9f\n"
  1604. " dext %1, %0, 16, 8\n"
  1605. "6: sb %1, 0(%2)\n"
  1606. " daddiu %2, %2, 1\n"
  1607. " andi %1, %2, 0x7\n"
  1608. " beq $0, %1, 9f\n"
  1609. " dext %1, %0, 8, 8\n"
  1610. "7: sb %1, 0(%2)\n"
  1611. " daddiu %2, %2, 1\n"
  1612. " andi %1, %2, 0x7\n"
  1613. " beq $0, %1, 9f\n"
  1614. " dext %1, %0, 0, 8\n"
  1615. "0: sb %1, 0(%2)\n"
  1616. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1617. "9:\n"
  1618. " .insn\n"
  1619. " .section .fixup,\"ax\"\n"
  1620. "8: li %3,%4\n"
  1621. " j 9b\n"
  1622. " .previous\n"
  1623. " .section __ex_table,\"a\"\n"
  1624. STR(PTR) " 1b,8b\n"
  1625. STR(PTR) " 2b,8b\n"
  1626. STR(PTR) " 3b,8b\n"
  1627. STR(PTR) " 4b,8b\n"
  1628. STR(PTR) " 5b,8b\n"
  1629. STR(PTR) " 6b,8b\n"
  1630. STR(PTR) " 7b,8b\n"
  1631. STR(PTR) " 0b,8b\n"
  1632. " .previous\n"
  1633. " .set pop\n"
  1634. : "+&r"(rt), "=&r"(rs),
  1635. "+&r"(vaddr), "+&r"(err)
  1636. : "i"(SIGSEGV)
  1637. : "memory");
  1638. MIPS_R2_STATS(stores);
  1639. break;
  1640. case sdr_op:
  1641. if (IS_ENABLED(CONFIG_32BIT)) {
  1642. err = SIGILL;
  1643. break;
  1644. }
  1645. rt = regs->regs[MIPSInst_RT(inst)];
  1646. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1647. if (!access_ok(VERIFY_WRITE, vaddr, 8)) {
  1648. current->thread.cp0_baduaddr = vaddr;
  1649. err = SIGSEGV;
  1650. break;
  1651. }
  1652. __asm__ __volatile__(
  1653. " .set push\n"
  1654. " .set reorder\n"
  1655. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  1656. " dext %1, %0, 0, 8\n"
  1657. "1: sb %1, 0(%2)\n"
  1658. " daddiu %2, %2, 1\n"
  1659. " andi %1, %2, 0x7\n"
  1660. " beq $0, %1, 9f\n"
  1661. " dext %1, %0, 8, 8\n"
  1662. "2: sb %1, 0(%2)\n"
  1663. " daddiu %2, %2, 1\n"
  1664. " andi %1, %2, 0x7\n"
  1665. " beq $0, %1, 9f\n"
  1666. " dext %1, %0, 16, 8\n"
  1667. "3: sb %1, 0(%2)\n"
  1668. " daddiu %2, %2, 1\n"
  1669. " andi %1, %2, 0x7\n"
  1670. " beq $0, %1, 9f\n"
  1671. " dext %1, %0, 24, 8\n"
  1672. "4: sb %1, 0(%2)\n"
  1673. " daddiu %2, %2, 1\n"
  1674. " andi %1, %2, 0x7\n"
  1675. " beq $0, %1, 9f\n"
  1676. " dextu %1, %0, 32, 8\n"
  1677. "5: sb %1, 0(%2)\n"
  1678. " daddiu %2, %2, 1\n"
  1679. " andi %1, %2, 0x7\n"
  1680. " beq $0, %1, 9f\n"
  1681. " dextu %1, %0, 40, 8\n"
  1682. "6: sb %1, 0(%2)\n"
  1683. " daddiu %2, %2, 1\n"
  1684. " andi %1, %2, 0x7\n"
  1685. " beq $0, %1, 9f\n"
  1686. " dextu %1, %0, 48, 8\n"
  1687. "7: sb %1, 0(%2)\n"
  1688. " daddiu %2, %2, 1\n"
  1689. " andi %1, %2, 0x7\n"
  1690. " beq $0, %1, 9f\n"
  1691. " dextu %1, %0, 56, 8\n"
  1692. "0: sb %1, 0(%2)\n"
  1693. #else /* !CONFIG_CPU_LITTLE_ENDIAN */
  1694. " dext %1, %0, 0, 8\n"
  1695. "1: sb %1, 0(%2)\n"
  1696. " andi %1, %2, 0x7\n"
  1697. " beq $0, %1, 9f\n"
  1698. " daddiu %2, %2, -1\n"
  1699. " dext %1, %0, 8, 8\n"
  1700. "2: sb %1, 0(%2)\n"
  1701. " andi %1, %2, 0x7\n"
  1702. " beq $0, %1, 9f\n"
  1703. " daddiu %2, %2, -1\n"
  1704. " dext %1, %0, 16, 8\n"
  1705. "3: sb %1, 0(%2)\n"
  1706. " andi %1, %2, 0x7\n"
  1707. " beq $0, %1, 9f\n"
  1708. " daddiu %2, %2, -1\n"
  1709. " dext %1, %0, 24, 8\n"
  1710. "4: sb %1, 0(%2)\n"
  1711. " andi %1, %2, 0x7\n"
  1712. " beq $0, %1, 9f\n"
  1713. " daddiu %2, %2, -1\n"
  1714. " dextu %1, %0, 32, 8\n"
  1715. "5: sb %1, 0(%2)\n"
  1716. " andi %1, %2, 0x7\n"
  1717. " beq $0, %1, 9f\n"
  1718. " daddiu %2, %2, -1\n"
  1719. " dextu %1, %0, 40, 8\n"
  1720. "6: sb %1, 0(%2)\n"
  1721. " andi %1, %2, 0x7\n"
  1722. " beq $0, %1, 9f\n"
  1723. " daddiu %2, %2, -1\n"
  1724. " dextu %1, %0, 48, 8\n"
  1725. "7: sb %1, 0(%2)\n"
  1726. " andi %1, %2, 0x7\n"
  1727. " beq $0, %1, 9f\n"
  1728. " daddiu %2, %2, -1\n"
  1729. " dextu %1, %0, 56, 8\n"
  1730. "0: sb %1, 0(%2)\n"
  1731. #endif /* CONFIG_CPU_LITTLE_ENDIAN */
  1732. "9:\n"
  1733. " .insn\n"
  1734. " .section .fixup,\"ax\"\n"
  1735. "8: li %3,%4\n"
  1736. " j 9b\n"
  1737. " .previous\n"
  1738. " .section __ex_table,\"a\"\n"
  1739. STR(PTR) " 1b,8b\n"
  1740. STR(PTR) " 2b,8b\n"
  1741. STR(PTR) " 3b,8b\n"
  1742. STR(PTR) " 4b,8b\n"
  1743. STR(PTR) " 5b,8b\n"
  1744. STR(PTR) " 6b,8b\n"
  1745. STR(PTR) " 7b,8b\n"
  1746. STR(PTR) " 0b,8b\n"
  1747. " .previous\n"
  1748. " .set pop\n"
  1749. : "+&r"(rt), "=&r"(rs),
  1750. "+&r"(vaddr), "+&r"(err)
  1751. : "i"(SIGSEGV)
  1752. : "memory");
  1753. MIPS_R2_STATS(stores);
  1754. break;
  1755. case ll_op:
  1756. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1757. if (vaddr & 0x3) {
  1758. current->thread.cp0_baduaddr = vaddr;
  1759. err = SIGBUS;
  1760. break;
  1761. }
  1762. if (!access_ok(VERIFY_READ, vaddr, 4)) {
  1763. current->thread.cp0_baduaddr = vaddr;
  1764. err = SIGBUS;
  1765. break;
  1766. }
  1767. if (!cpu_has_rw_llb) {
  1768. /*
  1769. * An LL/SC block can't be safely emulated without
  1770. * a Config5/LLB availability. So it's probably time to
  1771. * kill our process before things get any worse. This is
  1772. * because Config5/LLB allows us to use ERETNC so that
  1773. * the LLAddr/LLB bit is not cleared when we return from
  1774. * an exception. MIPS R2 LL/SC instructions trap with an
  1775. * RI exception so once we emulate them here, we return
  1776. * back to userland with ERETNC. That preserves the
  1777. * LLAddr/LLB so the subsequent SC instruction will
  1778. * succeed preserving the atomic semantics of the LL/SC
  1779. * block. Without that, there is no safe way to emulate
  1780. * an LL/SC block in MIPSR2 userland.
  1781. */
  1782. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1783. err = SIGKILL;
  1784. break;
  1785. }
  1786. __asm__ __volatile__(
  1787. "1:\n"
  1788. "ll %0, 0(%2)\n"
  1789. "2:\n"
  1790. ".insn\n"
  1791. ".section .fixup,\"ax\"\n"
  1792. "3:\n"
  1793. "li %1, %3\n"
  1794. "j 2b\n"
  1795. ".previous\n"
  1796. ".section __ex_table,\"a\"\n"
  1797. STR(PTR) " 1b,3b\n"
  1798. ".previous\n"
  1799. : "=&r"(res), "+&r"(err)
  1800. : "r"(vaddr), "i"(SIGSEGV)
  1801. : "memory");
  1802. if (MIPSInst_RT(inst) && !err)
  1803. regs->regs[MIPSInst_RT(inst)] = res;
  1804. MIPS_R2_STATS(llsc);
  1805. break;
  1806. case sc_op:
  1807. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1808. if (vaddr & 0x3) {
  1809. current->thread.cp0_baduaddr = vaddr;
  1810. err = SIGBUS;
  1811. break;
  1812. }
  1813. if (!access_ok(VERIFY_WRITE, vaddr, 4)) {
  1814. current->thread.cp0_baduaddr = vaddr;
  1815. err = SIGBUS;
  1816. break;
  1817. }
  1818. if (!cpu_has_rw_llb) {
  1819. /*
  1820. * An LL/SC block can't be safely emulated without
  1821. * a Config5/LLB availability. So it's probably time to
  1822. * kill our process before things get any worse. This is
  1823. * because Config5/LLB allows us to use ERETNC so that
  1824. * the LLAddr/LLB bit is not cleared when we return from
  1825. * an exception. MIPS R2 LL/SC instructions trap with an
  1826. * RI exception so once we emulate them here, we return
  1827. * back to userland with ERETNC. That preserves the
  1828. * LLAddr/LLB so the subsequent SC instruction will
  1829. * succeed preserving the atomic semantics of the LL/SC
  1830. * block. Without that, there is no safe way to emulate
  1831. * an LL/SC block in MIPSR2 userland.
  1832. */
  1833. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1834. err = SIGKILL;
  1835. break;
  1836. }
  1837. res = regs->regs[MIPSInst_RT(inst)];
  1838. __asm__ __volatile__(
  1839. "1:\n"
  1840. "sc %0, 0(%2)\n"
  1841. "2:\n"
  1842. ".insn\n"
  1843. ".section .fixup,\"ax\"\n"
  1844. "3:\n"
  1845. "li %1, %3\n"
  1846. "j 2b\n"
  1847. ".previous\n"
  1848. ".section __ex_table,\"a\"\n"
  1849. STR(PTR) " 1b,3b\n"
  1850. ".previous\n"
  1851. : "+&r"(res), "+&r"(err)
  1852. : "r"(vaddr), "i"(SIGSEGV));
  1853. if (MIPSInst_RT(inst) && !err)
  1854. regs->regs[MIPSInst_RT(inst)] = res;
  1855. MIPS_R2_STATS(llsc);
  1856. break;
  1857. case lld_op:
  1858. if (IS_ENABLED(CONFIG_32BIT)) {
  1859. err = SIGILL;
  1860. break;
  1861. }
  1862. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1863. if (vaddr & 0x7) {
  1864. current->thread.cp0_baduaddr = vaddr;
  1865. err = SIGBUS;
  1866. break;
  1867. }
  1868. if (!access_ok(VERIFY_READ, vaddr, 8)) {
  1869. current->thread.cp0_baduaddr = vaddr;
  1870. err = SIGBUS;
  1871. break;
  1872. }
  1873. if (!cpu_has_rw_llb) {
  1874. /*
  1875. * An LL/SC block can't be safely emulated without
  1876. * a Config5/LLB availability. So it's probably time to
  1877. * kill our process before things get any worse. This is
  1878. * because Config5/LLB allows us to use ERETNC so that
  1879. * the LLAddr/LLB bit is not cleared when we return from
  1880. * an exception. MIPS R2 LL/SC instructions trap with an
  1881. * RI exception so once we emulate them here, we return
  1882. * back to userland with ERETNC. That preserves the
  1883. * LLAddr/LLB so the subsequent SC instruction will
  1884. * succeed preserving the atomic semantics of the LL/SC
  1885. * block. Without that, there is no safe way to emulate
  1886. * an LL/SC block in MIPSR2 userland.
  1887. */
  1888. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1889. err = SIGKILL;
  1890. break;
  1891. }
  1892. __asm__ __volatile__(
  1893. "1:\n"
  1894. "lld %0, 0(%2)\n"
  1895. "2:\n"
  1896. ".insn\n"
  1897. ".section .fixup,\"ax\"\n"
  1898. "3:\n"
  1899. "li %1, %3\n"
  1900. "j 2b\n"
  1901. ".previous\n"
  1902. ".section __ex_table,\"a\"\n"
  1903. STR(PTR) " 1b,3b\n"
  1904. ".previous\n"
  1905. : "=&r"(res), "+&r"(err)
  1906. : "r"(vaddr), "i"(SIGSEGV)
  1907. : "memory");
  1908. if (MIPSInst_RT(inst) && !err)
  1909. regs->regs[MIPSInst_RT(inst)] = res;
  1910. MIPS_R2_STATS(llsc);
  1911. break;
  1912. case scd_op:
  1913. if (IS_ENABLED(CONFIG_32BIT)) {
  1914. err = SIGILL;
  1915. break;
  1916. }
  1917. vaddr = regs->regs[MIPSInst_RS(inst)] + MIPSInst_SIMM(inst);
  1918. if (vaddr & 0x7) {
  1919. current->thread.cp0_baduaddr = vaddr;
  1920. err = SIGBUS;
  1921. break;
  1922. }
  1923. if (!access_ok(VERIFY_WRITE, vaddr, 8)) {
  1924. current->thread.cp0_baduaddr = vaddr;
  1925. err = SIGBUS;
  1926. break;
  1927. }
  1928. if (!cpu_has_rw_llb) {
  1929. /*
  1930. * An LL/SC block can't be safely emulated without
  1931. * a Config5/LLB availability. So it's probably time to
  1932. * kill our process before things get any worse. This is
  1933. * because Config5/LLB allows us to use ERETNC so that
  1934. * the LLAddr/LLB bit is not cleared when we return from
  1935. * an exception. MIPS R2 LL/SC instructions trap with an
  1936. * RI exception so once we emulate them here, we return
  1937. * back to userland with ERETNC. That preserves the
  1938. * LLAddr/LLB so the subsequent SC instruction will
  1939. * succeed preserving the atomic semantics of the LL/SC
  1940. * block. Without that, there is no safe way to emulate
  1941. * an LL/SC block in MIPSR2 userland.
  1942. */
  1943. pr_err("Can't emulate MIPSR2 LL/SC without Config5/LLB\n");
  1944. err = SIGKILL;
  1945. break;
  1946. }
  1947. res = regs->regs[MIPSInst_RT(inst)];
  1948. __asm__ __volatile__(
  1949. "1:\n"
  1950. "scd %0, 0(%2)\n"
  1951. "2:\n"
  1952. ".insn\n"
  1953. ".section .fixup,\"ax\"\n"
  1954. "3:\n"
  1955. "li %1, %3\n"
  1956. "j 2b\n"
  1957. ".previous\n"
  1958. ".section __ex_table,\"a\"\n"
  1959. STR(PTR) " 1b,3b\n"
  1960. ".previous\n"
  1961. : "+&r"(res), "+&r"(err)
  1962. : "r"(vaddr), "i"(SIGSEGV));
  1963. if (MIPSInst_RT(inst) && !err)
  1964. regs->regs[MIPSInst_RT(inst)] = res;
  1965. MIPS_R2_STATS(llsc);
  1966. break;
  1967. case pref_op:
  1968. /* skip it */
  1969. break;
  1970. default:
  1971. err = SIGILL;
  1972. }
  1973. /*
  1974. * Let's not return to userland just yet. It's costly and
  1975. * it's likely we have more R2 instructions to emulate
  1976. */
  1977. if (!err && (pass++ < MIPS_R2_EMUL_TOTAL_PASS)) {
  1978. regs->cp0_cause &= ~CAUSEF_BD;
  1979. err = get_user(inst, (u32 __user *)regs->cp0_epc);
  1980. if (!err)
  1981. goto repeat;
  1982. if (err < 0)
  1983. err = SIGSEGV;
  1984. }
  1985. if (err && (err != SIGEMT)) {
  1986. regs->regs[31] = r31;
  1987. regs->cp0_epc = epc;
  1988. }
  1989. /* Likely a MIPS R6 compatible instruction */
  1990. if (pass && (err == SIGILL))
  1991. err = 0;
  1992. return err;
  1993. }
  1994. #ifdef CONFIG_DEBUG_FS
  1995. static int mipsr2_stats_show(struct seq_file *s, void *unused)
  1996. {
  1997. seq_printf(s, "Instruction\tTotal\tBDslot\n------------------------------\n");
  1998. seq_printf(s, "movs\t\t%ld\t%ld\n",
  1999. (unsigned long)__this_cpu_read(mipsr2emustats.movs),
  2000. (unsigned long)__this_cpu_read(mipsr2bdemustats.movs));
  2001. seq_printf(s, "hilo\t\t%ld\t%ld\n",
  2002. (unsigned long)__this_cpu_read(mipsr2emustats.hilo),
  2003. (unsigned long)__this_cpu_read(mipsr2bdemustats.hilo));
  2004. seq_printf(s, "muls\t\t%ld\t%ld\n",
  2005. (unsigned long)__this_cpu_read(mipsr2emustats.muls),
  2006. (unsigned long)__this_cpu_read(mipsr2bdemustats.muls));
  2007. seq_printf(s, "divs\t\t%ld\t%ld\n",
  2008. (unsigned long)__this_cpu_read(mipsr2emustats.divs),
  2009. (unsigned long)__this_cpu_read(mipsr2bdemustats.divs));
  2010. seq_printf(s, "dsps\t\t%ld\t%ld\n",
  2011. (unsigned long)__this_cpu_read(mipsr2emustats.dsps),
  2012. (unsigned long)__this_cpu_read(mipsr2bdemustats.dsps));
  2013. seq_printf(s, "bops\t\t%ld\t%ld\n",
  2014. (unsigned long)__this_cpu_read(mipsr2emustats.bops),
  2015. (unsigned long)__this_cpu_read(mipsr2bdemustats.bops));
  2016. seq_printf(s, "traps\t\t%ld\t%ld\n",
  2017. (unsigned long)__this_cpu_read(mipsr2emustats.traps),
  2018. (unsigned long)__this_cpu_read(mipsr2bdemustats.traps));
  2019. seq_printf(s, "fpus\t\t%ld\t%ld\n",
  2020. (unsigned long)__this_cpu_read(mipsr2emustats.fpus),
  2021. (unsigned long)__this_cpu_read(mipsr2bdemustats.fpus));
  2022. seq_printf(s, "loads\t\t%ld\t%ld\n",
  2023. (unsigned long)__this_cpu_read(mipsr2emustats.loads),
  2024. (unsigned long)__this_cpu_read(mipsr2bdemustats.loads));
  2025. seq_printf(s, "stores\t\t%ld\t%ld\n",
  2026. (unsigned long)__this_cpu_read(mipsr2emustats.stores),
  2027. (unsigned long)__this_cpu_read(mipsr2bdemustats.stores));
  2028. seq_printf(s, "llsc\t\t%ld\t%ld\n",
  2029. (unsigned long)__this_cpu_read(mipsr2emustats.llsc),
  2030. (unsigned long)__this_cpu_read(mipsr2bdemustats.llsc));
  2031. seq_printf(s, "dsemul\t\t%ld\t%ld\n",
  2032. (unsigned long)__this_cpu_read(mipsr2emustats.dsemul),
  2033. (unsigned long)__this_cpu_read(mipsr2bdemustats.dsemul));
  2034. seq_printf(s, "jr\t\t%ld\n",
  2035. (unsigned long)__this_cpu_read(mipsr2bremustats.jrs));
  2036. seq_printf(s, "bltzl\t\t%ld\n",
  2037. (unsigned long)__this_cpu_read(mipsr2bremustats.bltzl));
  2038. seq_printf(s, "bgezl\t\t%ld\n",
  2039. (unsigned long)__this_cpu_read(mipsr2bremustats.bgezl));
  2040. seq_printf(s, "bltzll\t\t%ld\n",
  2041. (unsigned long)__this_cpu_read(mipsr2bremustats.bltzll));
  2042. seq_printf(s, "bgezll\t\t%ld\n",
  2043. (unsigned long)__this_cpu_read(mipsr2bremustats.bgezll));
  2044. seq_printf(s, "bltzal\t\t%ld\n",
  2045. (unsigned long)__this_cpu_read(mipsr2bremustats.bltzal));
  2046. seq_printf(s, "bgezal\t\t%ld\n",
  2047. (unsigned long)__this_cpu_read(mipsr2bremustats.bgezal));
  2048. seq_printf(s, "beql\t\t%ld\n",
  2049. (unsigned long)__this_cpu_read(mipsr2bremustats.beql));
  2050. seq_printf(s, "bnel\t\t%ld\n",
  2051. (unsigned long)__this_cpu_read(mipsr2bremustats.bnel));
  2052. seq_printf(s, "blezl\t\t%ld\n",
  2053. (unsigned long)__this_cpu_read(mipsr2bremustats.blezl));
  2054. seq_printf(s, "bgtzl\t\t%ld\n",
  2055. (unsigned long)__this_cpu_read(mipsr2bremustats.bgtzl));
  2056. return 0;
  2057. }
  2058. static int mipsr2_stats_clear_show(struct seq_file *s, void *unused)
  2059. {
  2060. mipsr2_stats_show(s, unused);
  2061. __this_cpu_write((mipsr2emustats).movs, 0);
  2062. __this_cpu_write((mipsr2bdemustats).movs, 0);
  2063. __this_cpu_write((mipsr2emustats).hilo, 0);
  2064. __this_cpu_write((mipsr2bdemustats).hilo, 0);
  2065. __this_cpu_write((mipsr2emustats).muls, 0);
  2066. __this_cpu_write((mipsr2bdemustats).muls, 0);
  2067. __this_cpu_write((mipsr2emustats).divs, 0);
  2068. __this_cpu_write((mipsr2bdemustats).divs, 0);
  2069. __this_cpu_write((mipsr2emustats).dsps, 0);
  2070. __this_cpu_write((mipsr2bdemustats).dsps, 0);
  2071. __this_cpu_write((mipsr2emustats).bops, 0);
  2072. __this_cpu_write((mipsr2bdemustats).bops, 0);
  2073. __this_cpu_write((mipsr2emustats).traps, 0);
  2074. __this_cpu_write((mipsr2bdemustats).traps, 0);
  2075. __this_cpu_write((mipsr2emustats).fpus, 0);
  2076. __this_cpu_write((mipsr2bdemustats).fpus, 0);
  2077. __this_cpu_write((mipsr2emustats).loads, 0);
  2078. __this_cpu_write((mipsr2bdemustats).loads, 0);
  2079. __this_cpu_write((mipsr2emustats).stores, 0);
  2080. __this_cpu_write((mipsr2bdemustats).stores, 0);
  2081. __this_cpu_write((mipsr2emustats).llsc, 0);
  2082. __this_cpu_write((mipsr2bdemustats).llsc, 0);
  2083. __this_cpu_write((mipsr2emustats).dsemul, 0);
  2084. __this_cpu_write((mipsr2bdemustats).dsemul, 0);
  2085. __this_cpu_write((mipsr2bremustats).jrs, 0);
  2086. __this_cpu_write((mipsr2bremustats).bltzl, 0);
  2087. __this_cpu_write((mipsr2bremustats).bgezl, 0);
  2088. __this_cpu_write((mipsr2bremustats).bltzll, 0);
  2089. __this_cpu_write((mipsr2bremustats).bgezll, 0);
  2090. __this_cpu_write((mipsr2bremustats).bltzal, 0);
  2091. __this_cpu_write((mipsr2bremustats).bgezal, 0);
  2092. __this_cpu_write((mipsr2bremustats).beql, 0);
  2093. __this_cpu_write((mipsr2bremustats).bnel, 0);
  2094. __this_cpu_write((mipsr2bremustats).blezl, 0);
  2095. __this_cpu_write((mipsr2bremustats).bgtzl, 0);
  2096. return 0;
  2097. }
  2098. static int mipsr2_stats_open(struct inode *inode, struct file *file)
  2099. {
  2100. return single_open(file, mipsr2_stats_show, inode->i_private);
  2101. }
  2102. static int mipsr2_stats_clear_open(struct inode *inode, struct file *file)
  2103. {
  2104. return single_open(file, mipsr2_stats_clear_show, inode->i_private);
  2105. }
  2106. static const struct file_operations mipsr2_emul_fops = {
  2107. .open = mipsr2_stats_open,
  2108. .read = seq_read,
  2109. .llseek = seq_lseek,
  2110. .release = single_release,
  2111. };
  2112. static const struct file_operations mipsr2_clear_fops = {
  2113. .open = mipsr2_stats_clear_open,
  2114. .read = seq_read,
  2115. .llseek = seq_lseek,
  2116. .release = single_release,
  2117. };
  2118. static int __init mipsr2_init_debugfs(void)
  2119. {
  2120. struct dentry *mipsr2_emul;
  2121. if (!mips_debugfs_dir)
  2122. return -ENODEV;
  2123. mipsr2_emul = debugfs_create_file("r2_emul_stats", S_IRUGO,
  2124. mips_debugfs_dir, NULL,
  2125. &mipsr2_emul_fops);
  2126. if (!mipsr2_emul)
  2127. return -ENOMEM;
  2128. mipsr2_emul = debugfs_create_file("r2_emul_stats_clear", S_IRUGO,
  2129. mips_debugfs_dir, NULL,
  2130. &mipsr2_clear_fops);
  2131. if (!mipsr2_emul)
  2132. return -ENOMEM;
  2133. return 0;
  2134. }
  2135. device_initcall(mipsr2_init_debugfs);
  2136. #endif /* CONFIG_DEBUG_FS */