proc-v7.S 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/memory.h>
  20. #include "proc-macros.S"
  21. #ifdef CONFIG_ARM_LPAE
  22. #include "proc-v7-3level.S"
  23. #else
  24. #include "proc-v7-2level.S"
  25. #endif
  26. ENTRY(cpu_v7_proc_init)
  27. ret lr
  28. ENDPROC(cpu_v7_proc_init)
  29. ENTRY(cpu_v7_proc_fin)
  30. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  31. bic r0, r0, #0x1000 @ ...i............
  32. bic r0, r0, #0x0006 @ .............ca.
  33. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  34. ret lr
  35. ENDPROC(cpu_v7_proc_fin)
  36. /*
  37. * cpu_v7_reset(loc)
  38. *
  39. * Perform a soft reset of the system. Put the CPU into the
  40. * same state as it would be if it had been reset, and branch
  41. * to what would be the reset vector.
  42. *
  43. * - loc - location to jump to for soft reset
  44. *
  45. * This code must be executed using a flat identity mapping with
  46. * caches disabled.
  47. */
  48. .align 5
  49. .pushsection .idmap.text, "ax"
  50. ENTRY(cpu_v7_reset)
  51. mrc p15, 0, r2, c1, c0, 0 @ ctrl register
  52. bic r2, r2, #0x1 @ ...............m
  53. THUMB( bic r2, r2, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  54. mcr p15, 0, r2, c1, c0, 0 @ disable MMU
  55. isb
  56. #ifdef CONFIG_ARM_VIRT_EXT
  57. teq r1, #0
  58. bne __hyp_soft_restart
  59. #endif
  60. bx r0
  61. ENDPROC(cpu_v7_reset)
  62. .popsection
  63. /*
  64. * cpu_v7_do_idle()
  65. *
  66. * Idle the processor (eg, wait for interrupt).
  67. *
  68. * IRQs are already disabled.
  69. */
  70. ENTRY(cpu_v7_do_idle)
  71. dsb @ WFI may enter a low-power mode
  72. wfi
  73. ret lr
  74. ENDPROC(cpu_v7_do_idle)
  75. ENTRY(cpu_v7_dcache_clean_area)
  76. ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
  77. ALT_UP_B(1f)
  78. ret lr
  79. 1: dcache_line_size r2, r3
  80. 2: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  81. add r0, r0, r2
  82. subs r1, r1, r2
  83. bhi 2b
  84. dsb ishst
  85. ret lr
  86. ENDPROC(cpu_v7_dcache_clean_area)
  87. string cpu_v7_name, "ARMv7 Processor"
  88. .align
  89. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  90. .globl cpu_v7_suspend_size
  91. .equ cpu_v7_suspend_size, 4 * 9
  92. #ifdef CONFIG_ARM_CPU_SUSPEND
  93. ENTRY(cpu_v7_do_suspend)
  94. stmfd sp!, {r4 - r11, lr}
  95. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  96. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  97. stmia r0!, {r4 - r5}
  98. #ifdef CONFIG_MMU
  99. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  100. #ifdef CONFIG_ARM_LPAE
  101. mrrc p15, 1, r5, r7, c2 @ TTB 1
  102. #else
  103. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  104. #endif
  105. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  106. #endif
  107. mrc p15, 0, r8, c1, c0, 0 @ Control register
  108. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  109. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  110. stmia r0, {r5 - r11}
  111. ldmfd sp!, {r4 - r11, pc}
  112. ENDPROC(cpu_v7_do_suspend)
  113. ENTRY(cpu_v7_do_resume)
  114. mov ip, #0
  115. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  116. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  117. ldmia r0!, {r4 - r5}
  118. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  119. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  120. ldmia r0, {r5 - r11}
  121. #ifdef CONFIG_MMU
  122. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  123. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  124. #ifdef CONFIG_ARM_LPAE
  125. mcrr p15, 0, r1, ip, c2 @ TTB 0
  126. mcrr p15, 1, r5, r7, c2 @ TTB 1
  127. #else
  128. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  129. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  130. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  131. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  132. #endif
  133. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  134. ldr r4, =PRRR @ PRRR
  135. ldr r5, =NMRR @ NMRR
  136. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  137. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  138. #endif /* CONFIG_MMU */
  139. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  140. teq r4, r9 @ Is it already set?
  141. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  142. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  143. isb
  144. dsb
  145. mov r0, r8 @ control register
  146. b cpu_resume_mmu
  147. ENDPROC(cpu_v7_do_resume)
  148. #endif
  149. /*
  150. * Cortex-A8
  151. */
  152. globl_equ cpu_ca8_proc_init, cpu_v7_proc_init
  153. globl_equ cpu_ca8_proc_fin, cpu_v7_proc_fin
  154. globl_equ cpu_ca8_reset, cpu_v7_reset
  155. globl_equ cpu_ca8_do_idle, cpu_v7_do_idle
  156. globl_equ cpu_ca8_dcache_clean_area, cpu_v7_dcache_clean_area
  157. globl_equ cpu_ca8_set_pte_ext, cpu_v7_set_pte_ext
  158. globl_equ cpu_ca8_suspend_size, cpu_v7_suspend_size
  159. #ifdef CONFIG_ARM_CPU_SUSPEND
  160. globl_equ cpu_ca8_do_suspend, cpu_v7_do_suspend
  161. globl_equ cpu_ca8_do_resume, cpu_v7_do_resume
  162. #endif
  163. /*
  164. * Cortex-A9 processor functions
  165. */
  166. globl_equ cpu_ca9mp_proc_init, cpu_v7_proc_init
  167. globl_equ cpu_ca9mp_proc_fin, cpu_v7_proc_fin
  168. globl_equ cpu_ca9mp_reset, cpu_v7_reset
  169. globl_equ cpu_ca9mp_do_idle, cpu_v7_do_idle
  170. globl_equ cpu_ca9mp_dcache_clean_area, cpu_v7_dcache_clean_area
  171. globl_equ cpu_ca9mp_switch_mm, cpu_v7_switch_mm
  172. globl_equ cpu_ca9mp_set_pte_ext, cpu_v7_set_pte_ext
  173. .globl cpu_ca9mp_suspend_size
  174. .equ cpu_ca9mp_suspend_size, cpu_v7_suspend_size + 4 * 2
  175. #ifdef CONFIG_ARM_CPU_SUSPEND
  176. ENTRY(cpu_ca9mp_do_suspend)
  177. stmfd sp!, {r4 - r5}
  178. mrc p15, 0, r4, c15, c0, 1 @ Diagnostic register
  179. mrc p15, 0, r5, c15, c0, 0 @ Power register
  180. stmia r0!, {r4 - r5}
  181. ldmfd sp!, {r4 - r5}
  182. b cpu_v7_do_suspend
  183. ENDPROC(cpu_ca9mp_do_suspend)
  184. ENTRY(cpu_ca9mp_do_resume)
  185. ldmia r0!, {r4 - r5}
  186. mrc p15, 0, r10, c15, c0, 1 @ Read Diagnostic register
  187. teq r4, r10 @ Already restored?
  188. mcrne p15, 0, r4, c15, c0, 1 @ No, so restore it
  189. mrc p15, 0, r10, c15, c0, 0 @ Read Power register
  190. teq r5, r10 @ Already restored?
  191. mcrne p15, 0, r5, c15, c0, 0 @ No, so restore it
  192. b cpu_v7_do_resume
  193. ENDPROC(cpu_ca9mp_do_resume)
  194. #endif
  195. #ifdef CONFIG_CPU_PJ4B
  196. globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
  197. globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
  198. globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
  199. globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
  200. globl_equ cpu_pj4b_reset, cpu_v7_reset
  201. #ifdef CONFIG_PJ4B_ERRATA_4742
  202. ENTRY(cpu_pj4b_do_idle)
  203. dsb @ WFI may enter a low-power mode
  204. wfi
  205. dsb @barrier
  206. ret lr
  207. ENDPROC(cpu_pj4b_do_idle)
  208. #else
  209. globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
  210. #endif
  211. globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
  212. #ifdef CONFIG_ARM_CPU_SUSPEND
  213. ENTRY(cpu_pj4b_do_suspend)
  214. stmfd sp!, {r6 - r10}
  215. mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
  216. mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
  217. mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
  218. mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
  219. mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
  220. stmia r0!, {r6 - r10}
  221. ldmfd sp!, {r6 - r10}
  222. b cpu_v7_do_suspend
  223. ENDPROC(cpu_pj4b_do_suspend)
  224. ENTRY(cpu_pj4b_do_resume)
  225. ldmia r0!, {r6 - r10}
  226. mcr p15, 1, r6, c15, c1, 0 @ restore CP15 - extra features
  227. mcr p15, 1, r7, c15, c2, 0 @ restore CP15 - Aux Func Modes Ctrl 0
  228. mcr p15, 1, r8, c15, c1, 2 @ restore CP15 - Aux Debug Modes Ctrl 2
  229. mcr p15, 1, r9, c15, c1, 1 @ restore CP15 - Aux Debug Modes Ctrl 1
  230. mcr p15, 0, r10, c9, c14, 0 @ restore CP15 - PMC
  231. b cpu_v7_do_resume
  232. ENDPROC(cpu_pj4b_do_resume)
  233. #endif
  234. .globl cpu_pj4b_suspend_size
  235. .equ cpu_pj4b_suspend_size, cpu_v7_suspend_size + 4 * 5
  236. #endif
  237. /*
  238. * __v7_setup
  239. *
  240. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  241. * on. Return in r0 the new CP15 C1 control register setting.
  242. *
  243. * r1, r2, r4, r5, r9, r13 must be preserved - r13 is not a stack
  244. * r4: TTBR0 (low word)
  245. * r5: TTBR0 (high word if LPAE)
  246. * r8: TTBR1
  247. * r9: Main ID register
  248. *
  249. * This should be able to cover all ARMv7 cores.
  250. *
  251. * It is assumed that:
  252. * - cache type register is implemented
  253. */
  254. __v7_ca5mp_setup:
  255. __v7_ca9mp_setup:
  256. __v7_cr7mp_setup:
  257. mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
  258. b 1f
  259. __v7_ca7mp_setup:
  260. __v7_ca12mp_setup:
  261. __v7_ca15mp_setup:
  262. __v7_b15mp_setup:
  263. __v7_ca17mp_setup:
  264. mov r10, #0
  265. 1: adr r0, __v7_setup_stack_ptr
  266. ldr r12, [r0]
  267. add r12, r12, r0 @ the local stack
  268. stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
  269. bl v7_invalidate_l1
  270. ldmia r12, {r1-r6, lr}
  271. #ifdef CONFIG_SMP
  272. orr r10, r10, #(1 << 6) @ Enable SMP/nAMP mode
  273. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  274. ALT_UP(mov r0, r10) @ fake it for UP
  275. orr r10, r10, r0 @ Set required bits
  276. teq r10, r0 @ Were they already set?
  277. mcrne p15, 0, r10, c1, c0, 1 @ No, update register
  278. #endif
  279. b __v7_setup_cont
  280. /*
  281. * Errata:
  282. * r0, r10 available for use
  283. * r1, r2, r4, r5, r9, r13: must be preserved
  284. * r3: contains MIDR rX number in bits 23-20
  285. * r6: contains MIDR rXpY as 8-bit XY number
  286. * r9: MIDR
  287. */
  288. __ca8_errata:
  289. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  290. teq r3, #0x00100000 @ only present in r1p*
  291. mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
  292. orreq r0, r0, #(1 << 6) @ set IBE to 1
  293. mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
  294. #endif
  295. #ifdef CONFIG_ARM_ERRATA_458693
  296. teq r6, #0x20 @ only present in r2p0
  297. mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
  298. orreq r0, r0, #(1 << 5) @ set L1NEON to 1
  299. orreq r0, r0, #(1 << 9) @ set PLDNOP to 1
  300. mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
  301. #endif
  302. #ifdef CONFIG_ARM_ERRATA_460075
  303. teq r6, #0x20 @ only present in r2p0
  304. mrceq p15, 1, r0, c9, c0, 2 @ read L2 cache aux ctrl register
  305. tsteq r0, #1 << 22
  306. orreq r0, r0, #(1 << 22) @ set the Write Allocate disable bit
  307. mcreq p15, 1, r0, c9, c0, 2 @ write the L2 cache aux ctrl register
  308. #endif
  309. b __errata_finish
  310. __ca9_errata:
  311. #ifdef CONFIG_ARM_ERRATA_742230
  312. cmp r6, #0x22 @ only present up to r2p2
  313. mrcle p15, 0, r0, c15, c0, 1 @ read diagnostic register
  314. orrle r0, r0, #1 << 4 @ set bit #4
  315. mcrle p15, 0, r0, c15, c0, 1 @ write diagnostic register
  316. #endif
  317. #ifdef CONFIG_ARM_ERRATA_742231
  318. teq r6, #0x20 @ present in r2p0
  319. teqne r6, #0x21 @ present in r2p1
  320. teqne r6, #0x22 @ present in r2p2
  321. mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
  322. orreq r0, r0, #1 << 12 @ set bit #12
  323. orreq r0, r0, #1 << 22 @ set bit #22
  324. mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
  325. #endif
  326. #ifdef CONFIG_ARM_ERRATA_743622
  327. teq r3, #0x00200000 @ only present in r2p*
  328. mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
  329. orreq r0, r0, #1 << 6 @ set bit #6
  330. mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
  331. #endif
  332. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  333. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  334. ALT_UP_B(1f)
  335. mrclt p15, 0, r0, c15, c0, 1 @ read diagnostic register
  336. orrlt r0, r0, #1 << 11 @ set bit #11
  337. mcrlt p15, 0, r0, c15, c0, 1 @ write diagnostic register
  338. 1:
  339. #endif
  340. b __errata_finish
  341. __ca15_errata:
  342. #ifdef CONFIG_ARM_ERRATA_773022
  343. cmp r6, #0x4 @ only present up to r0p4
  344. mrcle p15, 0, r0, c1, c0, 1 @ read aux control register
  345. orrle r0, r0, #1 << 1 @ disable loop buffer
  346. mcrle p15, 0, r0, c1, c0, 1 @ write aux control register
  347. #endif
  348. b __errata_finish
  349. __ca12_errata:
  350. #ifdef CONFIG_ARM_ERRATA_818325_852422
  351. mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
  352. orr r10, r10, #1 << 12 @ set bit #12
  353. mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
  354. #endif
  355. #ifdef CONFIG_ARM_ERRATA_821420
  356. mrc p15, 0, r10, c15, c0, 2 @ read internal feature reg
  357. orr r10, r10, #1 << 1 @ set bit #1
  358. mcr p15, 0, r10, c15, c0, 2 @ write internal feature reg
  359. #endif
  360. #ifdef CONFIG_ARM_ERRATA_825619
  361. mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
  362. orr r10, r10, #1 << 24 @ set bit #24
  363. mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
  364. #endif
  365. b __errata_finish
  366. __ca17_errata:
  367. #ifdef CONFIG_ARM_ERRATA_852421
  368. cmp r6, #0x12 @ only present up to r1p2
  369. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  370. orrle r10, r10, #1 << 24 @ set bit #24
  371. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  372. #endif
  373. #ifdef CONFIG_ARM_ERRATA_852423
  374. cmp r6, #0x12 @ only present up to r1p2
  375. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  376. orrle r10, r10, #1 << 12 @ set bit #12
  377. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  378. #endif
  379. b __errata_finish
  380. __v7_pj4b_setup:
  381. #ifdef CONFIG_CPU_PJ4B
  382. /* Auxiliary Debug Modes Control 1 Register */
  383. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  384. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  385. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  386. /* Auxiliary Debug Modes Control 2 Register */
  387. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  388. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  389. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  390. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  391. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  392. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  393. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  394. /* Auxiliary Functional Modes Control Register 0 */
  395. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  396. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  397. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  398. /* Auxiliary Debug Modes Control 0 Register */
  399. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  400. /* Auxiliary Debug Modes Control 1 Register */
  401. mrc p15, 1, r0, c15, c1, 1
  402. orr r0, r0, #PJ4B_CLEAN_LINE
  403. orr r0, r0, #PJ4B_INTER_PARITY
  404. bic r0, r0, #PJ4B_STATIC_BP
  405. mcr p15, 1, r0, c15, c1, 1
  406. /* Auxiliary Debug Modes Control 2 Register */
  407. mrc p15, 1, r0, c15, c1, 2
  408. bic r0, r0, #PJ4B_FAST_LDR
  409. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  410. mcr p15, 1, r0, c15, c1, 2
  411. /* Auxiliary Functional Modes Control Register 0 */
  412. mrc p15, 1, r0, c15, c2, 0
  413. #ifdef CONFIG_SMP
  414. orr r0, r0, #PJ4B_SMP_CFB
  415. #endif
  416. orr r0, r0, #PJ4B_L1_PAR_CHK
  417. orr r0, r0, #PJ4B_BROADCAST_CACHE
  418. mcr p15, 1, r0, c15, c2, 0
  419. /* Auxiliary Debug Modes Control 0 Register */
  420. mrc p15, 1, r0, c15, c1, 0
  421. orr r0, r0, #PJ4B_WFI_WFE
  422. mcr p15, 1, r0, c15, c1, 0
  423. #endif /* CONFIG_CPU_PJ4B */
  424. __v7_setup:
  425. adr r0, __v7_setup_stack_ptr
  426. ldr r12, [r0]
  427. add r12, r12, r0 @ the local stack
  428. stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
  429. bl v7_invalidate_l1
  430. ldmia r12, {r1-r6, lr}
  431. __v7_setup_cont:
  432. and r0, r9, #0xff000000 @ ARM?
  433. teq r0, #0x41000000
  434. bne __errata_finish
  435. and r3, r9, #0x00f00000 @ variant
  436. and r6, r9, #0x0000000f @ revision
  437. orr r6, r6, r3, lsr #20-4 @ combine variant and revision
  438. ubfx r0, r9, #4, #12 @ primary part number
  439. /* Cortex-A8 Errata */
  440. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  441. teq r0, r10
  442. beq __ca8_errata
  443. /* Cortex-A9 Errata */
  444. ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  445. teq r0, r10
  446. beq __ca9_errata
  447. /* Cortex-A12 Errata */
  448. ldr r10, =0x00000c0d @ Cortex-A12 primary part number
  449. teq r0, r10
  450. beq __ca12_errata
  451. /* Cortex-A17 Errata */
  452. ldr r10, =0x00000c0e @ Cortex-A17 primary part number
  453. teq r0, r10
  454. beq __ca17_errata
  455. /* Cortex-A15 Errata */
  456. ldr r10, =0x00000c0f @ Cortex-A15 primary part number
  457. teq r0, r10
  458. beq __ca15_errata
  459. __errata_finish:
  460. mov r10, #0
  461. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  462. #ifdef CONFIG_MMU
  463. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  464. v7_ttb_setup r10, r4, r5, r8, r3 @ TTBCR, TTBRx setup
  465. ldr r3, =PRRR @ PRRR
  466. ldr r6, =NMRR @ NMRR
  467. mcr p15, 0, r3, c10, c2, 0 @ write PRRR
  468. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  469. #endif
  470. dsb @ Complete invalidations
  471. #ifndef CONFIG_ARM_THUMBEE
  472. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  473. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  474. teq r0, #(1 << 12) @ check if ThumbEE is present
  475. bne 1f
  476. mov r3, #0
  477. mcr p14, 6, r3, c1, c0, 0 @ Initialize TEEHBR to 0
  478. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  479. orr r0, r0, #1 @ set the 1st bit in order to
  480. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  481. 1:
  482. #endif
  483. adr r3, v7_crval
  484. ldmia r3, {r3, r6}
  485. ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
  486. #ifdef CONFIG_SWP_EMULATE
  487. orr r3, r3, #(1 << 10) @ set SW bit in "clear"
  488. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  489. #endif
  490. mrc p15, 0, r0, c1, c0, 0 @ read control register
  491. bic r0, r0, r3 @ clear bits them
  492. orr r0, r0, r6 @ set them
  493. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  494. ret lr @ return to head.S:__ret
  495. .align 2
  496. __v7_setup_stack_ptr:
  497. .word PHYS_RELATIVE(__v7_setup_stack, .)
  498. ENDPROC(__v7_setup)
  499. .bss
  500. .align 2
  501. __v7_setup_stack:
  502. .space 4 * 7 @ 7 registers
  503. __INITDATA
  504. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  505. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  506. #ifndef CONFIG_ARM_LPAE
  507. define_processor_functions ca8, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  508. define_processor_functions ca9mp, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  509. #endif
  510. #ifdef CONFIG_CPU_PJ4B
  511. define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  512. #endif
  513. .section ".rodata"
  514. string cpu_arch_name, "armv7"
  515. string cpu_elf_name, "v7"
  516. .align
  517. .section ".proc.info.init", #alloc
  518. /*
  519. * Standard v7 proc info content
  520. */
  521. .macro __v7_proc name, initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
  522. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  523. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  524. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  525. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  526. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  527. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  528. initfn \initfunc, \name
  529. .long cpu_arch_name
  530. .long cpu_elf_name
  531. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  532. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  533. .long cpu_v7_name
  534. .long \proc_fns
  535. .long v7wbi_tlb_fns
  536. .long v6_user_fns
  537. .long v7_cache_fns
  538. .endm
  539. #ifndef CONFIG_ARM_LPAE
  540. /*
  541. * ARM Ltd. Cortex A5 processor.
  542. */
  543. .type __v7_ca5mp_proc_info, #object
  544. __v7_ca5mp_proc_info:
  545. .long 0x410fc050
  546. .long 0xff0ffff0
  547. __v7_proc __v7_ca5mp_proc_info, __v7_ca5mp_setup
  548. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  549. /*
  550. * ARM Ltd. Cortex A9 processor.
  551. */
  552. .type __v7_ca9mp_proc_info, #object
  553. __v7_ca9mp_proc_info:
  554. .long 0x410fc090
  555. .long 0xff0ffff0
  556. __v7_proc __v7_ca9mp_proc_info, __v7_ca9mp_setup, proc_fns = ca9mp_processor_functions
  557. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  558. /*
  559. * ARM Ltd. Cortex A8 processor.
  560. */
  561. .type __v7_ca8_proc_info, #object
  562. __v7_ca8_proc_info:
  563. .long 0x410fc080
  564. .long 0xff0ffff0
  565. __v7_proc __v7_ca8_proc_info, __v7_setup, proc_fns = ca8_processor_functions
  566. .size __v7_ca8_proc_info, . - __v7_ca8_proc_info
  567. #endif /* CONFIG_ARM_LPAE */
  568. /*
  569. * Marvell PJ4B processor.
  570. */
  571. #ifdef CONFIG_CPU_PJ4B
  572. .type __v7_pj4b_proc_info, #object
  573. __v7_pj4b_proc_info:
  574. .long 0x560f5800
  575. .long 0xff0fff00
  576. __v7_proc __v7_pj4b_proc_info, __v7_pj4b_setup, proc_fns = pj4b_processor_functions
  577. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  578. #endif
  579. /*
  580. * ARM Ltd. Cortex R7 processor.
  581. */
  582. .type __v7_cr7mp_proc_info, #object
  583. __v7_cr7mp_proc_info:
  584. .long 0x410fc170
  585. .long 0xff0ffff0
  586. __v7_proc __v7_cr7mp_proc_info, __v7_cr7mp_setup
  587. .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
  588. /*
  589. * ARM Ltd. Cortex A7 processor.
  590. */
  591. .type __v7_ca7mp_proc_info, #object
  592. __v7_ca7mp_proc_info:
  593. .long 0x410fc070
  594. .long 0xff0ffff0
  595. __v7_proc __v7_ca7mp_proc_info, __v7_ca7mp_setup
  596. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  597. /*
  598. * ARM Ltd. Cortex A12 processor.
  599. */
  600. .type __v7_ca12mp_proc_info, #object
  601. __v7_ca12mp_proc_info:
  602. .long 0x410fc0d0
  603. .long 0xff0ffff0
  604. __v7_proc __v7_ca12mp_proc_info, __v7_ca12mp_setup
  605. .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
  606. /*
  607. * ARM Ltd. Cortex A15 processor.
  608. */
  609. .type __v7_ca15mp_proc_info, #object
  610. __v7_ca15mp_proc_info:
  611. .long 0x410fc0f0
  612. .long 0xff0ffff0
  613. __v7_proc __v7_ca15mp_proc_info, __v7_ca15mp_setup
  614. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  615. /*
  616. * Broadcom Corporation Brahma-B15 processor.
  617. */
  618. .type __v7_b15mp_proc_info, #object
  619. __v7_b15mp_proc_info:
  620. .long 0x420f00f0
  621. .long 0xff0ffff0
  622. __v7_proc __v7_b15mp_proc_info, __v7_b15mp_setup
  623. .size __v7_b15mp_proc_info, . - __v7_b15mp_proc_info
  624. /*
  625. * ARM Ltd. Cortex A17 processor.
  626. */
  627. .type __v7_ca17mp_proc_info, #object
  628. __v7_ca17mp_proc_info:
  629. .long 0x410fc0e0
  630. .long 0xff0ffff0
  631. __v7_proc __v7_ca17mp_proc_info, __v7_ca17mp_setup
  632. .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
  633. /*
  634. * Qualcomm Inc. Krait processors.
  635. */
  636. .type __krait_proc_info, #object
  637. __krait_proc_info:
  638. .long 0x510f0400 @ Required ID value
  639. .long 0xff0ffc00 @ Mask for ID
  640. /*
  641. * Some Krait processors don't indicate support for SDIV and UDIV
  642. * instructions in the ARM instruction set, even though they actually
  643. * do support them. They also don't indicate support for fused multiply
  644. * instructions even though they actually do support them.
  645. */
  646. __v7_proc __krait_proc_info, __v7_setup, hwcaps = HWCAP_IDIV | HWCAP_VFPv4
  647. .size __krait_proc_info, . - __krait_proc_info
  648. /*
  649. * Match any ARMv7 processor core.
  650. */
  651. .type __v7_proc_info, #object
  652. __v7_proc_info:
  653. .long 0x000f0000 @ Required ID value
  654. .long 0x000f0000 @ Mask for ID
  655. __v7_proc __v7_proc_info, __v7_setup
  656. .size __v7_proc_info, . - __v7_proc_info