sleep34xx.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * (C) Copyright 2007
  3. * Texas Instruments
  4. * Karthik Dasu <karthik-dp@ti.com>
  5. *
  6. * (C) Copyright 2004
  7. * Texas Instruments, <www.ti.com>
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <linux/linkage.h>
  26. #include <asm/assembler.h>
  27. #include "omap34xx.h"
  28. #include "iomap.h"
  29. #include "cm3xxx.h"
  30. #include "prm3xxx.h"
  31. #include "sdrc.h"
  32. #include "sram.h"
  33. #include "control.h"
  34. /*
  35. * Registers access definitions
  36. */
  37. #define SDRC_SCRATCHPAD_SEM_OFFS 0xc
  38. #define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\
  39. (SDRC_SCRATCHPAD_SEM_OFFS)
  40. #define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\
  41. OMAP3430_PM_PREPWSTST
  42. #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
  43. #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
  44. #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
  45. #define SRAM_BASE_P OMAP3_SRAM_PA
  46. #define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
  47. #define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\
  48. OMAP36XX_CONTROL_MEM_RTA_CTRL)
  49. /* Move this as correct place is available */
  50. #define SCRATCHPAD_MEM_OFFS 0x310
  51. #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\
  52. OMAP343X_CONTROL_MEM_WKUP +\
  53. SCRATCHPAD_MEM_OFFS)
  54. #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
  55. #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
  56. #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
  57. #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
  58. #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
  59. #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
  60. #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
  61. #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
  62. #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
  63. #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
  64. /*
  65. * This file needs be built unconditionally as ARM to interoperate correctly
  66. * with non-Thumb-2-capable firmware.
  67. */
  68. .arm
  69. /*
  70. * API functions
  71. */
  72. .text
  73. /*
  74. * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
  75. * This function sets up a flag that will allow for this toggling to take
  76. * place on 3630. Hopefully some version in the future may not need this.
  77. */
  78. ENTRY(enable_omap3630_toggle_l2_on_restore)
  79. stmfd sp!, {lr} @ save registers on stack
  80. /* Setup so that we will disable and enable l2 */
  81. mov r1, #0x1
  82. adrl r3, l2dis_3630_offset @ may be too distant for plain adr
  83. ldr r2, [r3] @ value for offset
  84. str r1, [r2, r3] @ write to l2dis_3630
  85. ldmfd sp!, {pc} @ restore regs and return
  86. ENDPROC(enable_omap3630_toggle_l2_on_restore)
  87. /*
  88. * Function to call rom code to save secure ram context. This gets
  89. * relocated to SRAM, so it can be all in .data section. Otherwise
  90. * we need to initialize api_params separately.
  91. */
  92. .data
  93. .align 3
  94. ENTRY(save_secure_ram_context)
  95. stmfd sp!, {r4 - r11, lr} @ save registers on stack
  96. adr r3, api_params @ r3 points to parameters
  97. str r0, [r3,#0x4] @ r0 has sdram address
  98. ldr r12, high_mask
  99. and r3, r3, r12
  100. ldr r12, sram_phy_addr_mask
  101. orr r3, r3, r12
  102. mov r0, #25 @ set service ID for PPA
  103. mov r12, r0 @ copy secure service ID in r12
  104. mov r1, #0 @ set task id for ROM code in r1
  105. mov r2, #4 @ set some flags in r2, r6
  106. mov r6, #0xff
  107. dsb @ data write barrier
  108. dmb @ data memory barrier
  109. smc #1 @ call SMI monitor (smi #1)
  110. nop
  111. nop
  112. nop
  113. nop
  114. ldmfd sp!, {r4 - r11, pc}
  115. .align
  116. sram_phy_addr_mask:
  117. .word SRAM_BASE_P
  118. high_mask:
  119. .word 0xffff
  120. api_params:
  121. .word 0x4, 0x0, 0x0, 0x1, 0x1
  122. ENDPROC(save_secure_ram_context)
  123. ENTRY(save_secure_ram_context_sz)
  124. .word . - save_secure_ram_context
  125. .text
  126. /*
  127. * ======================
  128. * == Idle entry point ==
  129. * ======================
  130. */
  131. /*
  132. * Forces OMAP into idle state
  133. *
  134. * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
  135. * and executes the WFI instruction. Calling WFI effectively changes the
  136. * power domains states to the desired target power states.
  137. *
  138. *
  139. * Notes:
  140. * - only the minimum set of functions gets copied to internal SRAM at boot
  141. * and after wake-up from OFF mode, cf. omap_push_sram_idle. The function
  142. * pointers in SDRAM or SRAM are called depending on the desired low power
  143. * target state.
  144. * - when the OMAP wakes up it continues at different execution points
  145. * depending on the low power mode (non-OFF vs OFF modes),
  146. * cf. 'Resume path for xxx mode' comments.
  147. */
  148. .align 3
  149. ENTRY(omap34xx_cpu_suspend)
  150. stmfd sp!, {r4 - r11, lr} @ save registers on stack
  151. /*
  152. * r0 contains information about saving context:
  153. * 0 - No context lost
  154. * 1 - Only L1 and logic lost
  155. * 2 - Only L2 lost (Even L1 is retained we clean it along with L2)
  156. * 3 - Both L1 and L2 lost and logic lost
  157. */
  158. /*
  159. * For OFF mode: save context and jump to WFI in SDRAM (omap3_do_wfi)
  160. * For non-OFF modes: jump to the WFI code in SRAM (omap3_do_wfi_sram)
  161. */
  162. ldr r4, omap3_do_wfi_sram_addr
  163. ldr r5, [r4]
  164. cmp r0, #0x0 @ If no context save required,
  165. bxeq r5 @ jump to the WFI code in SRAM
  166. /* Otherwise fall through to the save context code */
  167. save_context_wfi:
  168. /*
  169. * jump out to kernel flush routine
  170. * - reuse that code is better
  171. * - it executes in a cached space so is faster than refetch per-block
  172. * - should be faster and will change with kernel
  173. * - 'might' have to copy address, load and jump to it
  174. * Flush all data from the L1 data cache before disabling
  175. * SCTLR.C bit.
  176. */
  177. ldr r1, kernel_flush
  178. mov lr, pc
  179. bx r1
  180. /*
  181. * Clear the SCTLR.C bit to prevent further data cache
  182. * allocation. Clearing SCTLR.C would make all the data accesses
  183. * strongly ordered and would not hit the cache.
  184. */
  185. mrc p15, 0, r0, c1, c0, 0
  186. bic r0, r0, #(1 << 2) @ Disable the C bit
  187. mcr p15, 0, r0, c1, c0, 0
  188. isb
  189. /*
  190. * Invalidate L1 data cache. Even though only invalidate is
  191. * necessary exported flush API is used here. Doing clean
  192. * on already clean cache would be almost NOP.
  193. */
  194. ldr r1, kernel_flush
  195. blx r1
  196. b omap3_do_wfi
  197. ENDPROC(omap34xx_cpu_suspend)
  198. omap3_do_wfi_sram_addr:
  199. .word omap3_do_wfi_sram
  200. kernel_flush:
  201. .word v7_flush_dcache_all
  202. /* ===================================
  203. * == WFI instruction => Enter idle ==
  204. * ===================================
  205. */
  206. /*
  207. * Do WFI instruction
  208. * Includes the resume path for non-OFF modes
  209. *
  210. * This code gets copied to internal SRAM and is accessible
  211. * from both SDRAM and SRAM:
  212. * - executed from SRAM for non-off modes (omap3_do_wfi_sram),
  213. * - executed from SDRAM for OFF mode (omap3_do_wfi).
  214. */
  215. .align 3
  216. ENTRY(omap3_do_wfi)
  217. ldr r4, sdrc_power @ read the SDRC_POWER register
  218. ldr r5, [r4] @ read the contents of SDRC_POWER
  219. orr r5, r5, #0x40 @ enable self refresh on idle req
  220. str r5, [r4] @ write back to SDRC_POWER register
  221. /* Data memory barrier and Data sync barrier */
  222. dsb
  223. dmb
  224. /*
  225. * ===================================
  226. * == WFI instruction => Enter idle ==
  227. * ===================================
  228. */
  229. wfi @ wait for interrupt
  230. /*
  231. * ===================================
  232. * == Resume path for non-OFF modes ==
  233. * ===================================
  234. */
  235. nop
  236. nop
  237. nop
  238. nop
  239. nop
  240. nop
  241. nop
  242. nop
  243. nop
  244. nop
  245. /*
  246. * This function implements the erratum ID i581 WA:
  247. * SDRC state restore before accessing the SDRAM
  248. *
  249. * Only used at return from non-OFF mode. For OFF
  250. * mode the ROM code configures the SDRC and
  251. * the DPLL before calling the restore code directly
  252. * from DDR.
  253. */
  254. /* Make sure SDRC accesses are ok */
  255. wait_sdrc_ok:
  256. /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
  257. ldr r4, cm_idlest_ckgen
  258. wait_dpll3_lock:
  259. ldr r5, [r4]
  260. tst r5, #1
  261. beq wait_dpll3_lock
  262. ldr r4, cm_idlest1_core
  263. wait_sdrc_ready:
  264. ldr r5, [r4]
  265. tst r5, #0x2
  266. bne wait_sdrc_ready
  267. /* allow DLL powerdown upon hw idle req */
  268. ldr r4, sdrc_power
  269. ldr r5, [r4]
  270. bic r5, r5, #0x40
  271. str r5, [r4]
  272. is_dll_in_lock_mode:
  273. /* Is dll in lock mode? */
  274. ldr r4, sdrc_dlla_ctrl
  275. ldr r5, [r4]
  276. tst r5, #0x4
  277. bne exit_nonoff_modes @ Return if locked
  278. /* wait till dll locks */
  279. wait_dll_lock_timed:
  280. ldr r4, sdrc_dlla_status
  281. /* Wait 20uS for lock */
  282. mov r6, #8
  283. wait_dll_lock:
  284. subs r6, r6, #0x1
  285. beq kick_dll
  286. ldr r5, [r4]
  287. and r5, r5, #0x4
  288. cmp r5, #0x4
  289. bne wait_dll_lock
  290. b exit_nonoff_modes @ Return when locked
  291. /* disable/reenable DLL if not locked */
  292. kick_dll:
  293. ldr r4, sdrc_dlla_ctrl
  294. ldr r5, [r4]
  295. mov r6, r5
  296. bic r6, #(1<<3) @ disable dll
  297. str r6, [r4]
  298. dsb
  299. orr r6, r6, #(1<<3) @ enable dll
  300. str r6, [r4]
  301. dsb
  302. b wait_dll_lock_timed
  303. exit_nonoff_modes:
  304. /* Re-enable C-bit if needed */
  305. mrc p15, 0, r0, c1, c0, 0
  306. tst r0, #(1 << 2) @ Check C bit enabled?
  307. orreq r0, r0, #(1 << 2) @ Enable the C bit if cleared
  308. mcreq p15, 0, r0, c1, c0, 0
  309. isb
  310. /*
  311. * ===================================
  312. * == Exit point from non-OFF modes ==
  313. * ===================================
  314. */
  315. ldmfd sp!, {r4 - r11, pc} @ restore regs and return
  316. ENDPROC(omap3_do_wfi)
  317. sdrc_power:
  318. .word SDRC_POWER_V
  319. cm_idlest1_core:
  320. .word CM_IDLEST1_CORE_V
  321. cm_idlest_ckgen:
  322. .word CM_IDLEST_CKGEN_V
  323. sdrc_dlla_status:
  324. .word SDRC_DLLA_STATUS_V
  325. sdrc_dlla_ctrl:
  326. .word SDRC_DLLA_CTRL_V
  327. ENTRY(omap3_do_wfi_sz)
  328. .word . - omap3_do_wfi
  329. /*
  330. * ==============================
  331. * == Resume path for OFF mode ==
  332. * ==============================
  333. */
  334. /*
  335. * The restore_* functions are called by the ROM code
  336. * when back from WFI in OFF mode.
  337. * Cf. the get_*restore_pointer functions.
  338. *
  339. * restore_es3: applies to 34xx >= ES3.0
  340. * restore_3630: applies to 36xx
  341. * restore: common code for 3xxx
  342. *
  343. * Note: when back from CORE and MPU OFF mode we are running
  344. * from SDRAM, without MMU, without the caches and prediction.
  345. * Also the SRAM content has been cleared.
  346. */
  347. ENTRY(omap3_restore_es3)
  348. ldr r5, pm_prepwstst_core_p
  349. ldr r4, [r5]
  350. and r4, r4, #0x3
  351. cmp r4, #0x0 @ Check if previous power state of CORE is OFF
  352. bne omap3_restore @ Fall through to OMAP3 common code
  353. adr r0, es3_sdrc_fix
  354. ldr r1, sram_base
  355. ldr r2, es3_sdrc_fix_sz
  356. mov r2, r2, ror #2
  357. copy_to_sram:
  358. ldmia r0!, {r3} @ val = *src
  359. stmia r1!, {r3} @ *dst = val
  360. subs r2, r2, #0x1 @ num_words--
  361. bne copy_to_sram
  362. ldr r1, sram_base
  363. blx r1
  364. b omap3_restore @ Fall through to OMAP3 common code
  365. ENDPROC(omap3_restore_es3)
  366. ENTRY(omap3_restore_3630)
  367. ldr r1, pm_prepwstst_core_p
  368. ldr r2, [r1]
  369. and r2, r2, #0x3
  370. cmp r2, #0x0 @ Check if previous power state of CORE is OFF
  371. bne omap3_restore @ Fall through to OMAP3 common code
  372. /* Disable RTA before giving control */
  373. ldr r1, control_mem_rta
  374. mov r2, #OMAP36XX_RTA_DISABLE
  375. str r2, [r1]
  376. ENDPROC(omap3_restore_3630)
  377. /* Fall through to common code for the remaining logic */
  378. ENTRY(omap3_restore)
  379. /*
  380. * Read the pwstctrl register to check the reason for mpu reset.
  381. * This tells us what was lost.
  382. */
  383. ldr r1, pm_pwstctrl_mpu
  384. ldr r2, [r1]
  385. and r2, r2, #0x3
  386. cmp r2, #0x0 @ Check if target power state was OFF or RET
  387. bne logic_l1_restore
  388. adr r1, l2dis_3630_offset @ address for offset
  389. ldr r0, [r1] @ value for offset
  390. ldr r0, [r1, r0] @ value at l2dis_3630
  391. cmp r0, #0x1 @ should we disable L2 on 3630?
  392. bne skipl2dis
  393. mrc p15, 0, r0, c1, c0, 1
  394. bic r0, r0, #2 @ disable L2 cache
  395. mcr p15, 0, r0, c1, c0, 1
  396. skipl2dis:
  397. ldr r0, control_stat
  398. ldr r1, [r0]
  399. and r1, #0x700
  400. cmp r1, #0x300
  401. beq l2_inv_gp
  402. adr r0, l2_inv_api_params_offset
  403. ldr r3, [r0]
  404. add r3, r3, r0 @ r3 points to dummy parameters
  405. mov r0, #40 @ set service ID for PPA
  406. mov r12, r0 @ copy secure Service ID in r12
  407. mov r1, #0 @ set task id for ROM code in r1
  408. mov r2, #4 @ set some flags in r2, r6
  409. mov r6, #0xff
  410. dsb @ data write barrier
  411. dmb @ data memory barrier
  412. smc #1 @ call SMI monitor (smi #1)
  413. /* Write to Aux control register to set some bits */
  414. mov r0, #42 @ set service ID for PPA
  415. mov r12, r0 @ copy secure Service ID in r12
  416. mov r1, #0 @ set task id for ROM code in r1
  417. mov r2, #4 @ set some flags in r2, r6
  418. mov r6, #0xff
  419. ldr r4, scratchpad_base
  420. ldr r3, [r4, #0xBC] @ r3 points to parameters
  421. dsb @ data write barrier
  422. dmb @ data memory barrier
  423. smc #1 @ call SMI monitor (smi #1)
  424. #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
  425. /* Restore L2 aux control register */
  426. @ set service ID for PPA
  427. mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
  428. mov r12, r0 @ copy service ID in r12
  429. mov r1, #0 @ set task ID for ROM code in r1
  430. mov r2, #4 @ set some flags in r2, r6
  431. mov r6, #0xff
  432. ldr r4, scratchpad_base
  433. ldr r3, [r4, #0xBC]
  434. adds r3, r3, #8 @ r3 points to parameters
  435. dsb @ data write barrier
  436. dmb @ data memory barrier
  437. smc #1 @ call SMI monitor (smi #1)
  438. #endif
  439. b logic_l1_restore
  440. .align
  441. l2_inv_api_params_offset:
  442. .long l2_inv_api_params - .
  443. l2_inv_gp:
  444. /* Execute smi to invalidate L2 cache */
  445. mov r12, #0x1 @ set up to invalidate L2
  446. smc #0 @ Call SMI monitor (smieq)
  447. /* Write to Aux control register to set some bits */
  448. ldr r4, scratchpad_base
  449. ldr r3, [r4,#0xBC]
  450. ldr r0, [r3,#4]
  451. mov r12, #0x3
  452. smc #0 @ Call SMI monitor (smieq)
  453. ldr r4, scratchpad_base
  454. ldr r3, [r4,#0xBC]
  455. ldr r0, [r3,#12]
  456. mov r12, #0x2
  457. smc #0 @ Call SMI monitor (smieq)
  458. logic_l1_restore:
  459. adr r0, l2dis_3630_offset @ adress for offset
  460. ldr r1, [r0] @ value for offset
  461. ldr r1, [r0, r1] @ value at l2dis_3630
  462. cmp r1, #0x1 @ Test if L2 re-enable needed on 3630
  463. bne skipl2reen
  464. mrc p15, 0, r1, c1, c0, 1
  465. orr r1, r1, #2 @ re-enable L2 cache
  466. mcr p15, 0, r1, c1, c0, 1
  467. skipl2reen:
  468. /* Now branch to the common CPU resume function */
  469. b cpu_resume
  470. ENDPROC(omap3_restore)
  471. .ltorg
  472. /*
  473. * Local variables
  474. */
  475. pm_prepwstst_core_p:
  476. .word PM_PREPWSTST_CORE_P
  477. pm_pwstctrl_mpu:
  478. .word PM_PWSTCTRL_MPU_P
  479. scratchpad_base:
  480. .word SCRATCHPAD_BASE_P
  481. sram_base:
  482. .word SRAM_BASE_P + 0x8000
  483. control_stat:
  484. .word CONTROL_STAT
  485. control_mem_rta:
  486. .word CONTROL_MEM_RTA_CTRL
  487. l2dis_3630_offset:
  488. .long l2dis_3630 - .
  489. .data
  490. l2dis_3630:
  491. .word 0
  492. .data
  493. l2_inv_api_params:
  494. .word 0x1, 0x00
  495. /*
  496. * Internal functions
  497. */
  498. /*
  499. * This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0
  500. * Copied to and run from SRAM in order to reconfigure the SDRC parameters.
  501. */
  502. .text
  503. .align 3
  504. ENTRY(es3_sdrc_fix)
  505. ldr r4, sdrc_syscfg @ get config addr
  506. ldr r5, [r4] @ get value
  507. tst r5, #0x100 @ is part access blocked
  508. it eq
  509. biceq r5, r5, #0x100 @ clear bit if set
  510. str r5, [r4] @ write back change
  511. ldr r4, sdrc_mr_0 @ get config addr
  512. ldr r5, [r4] @ get value
  513. str r5, [r4] @ write back change
  514. ldr r4, sdrc_emr2_0 @ get config addr
  515. ldr r5, [r4] @ get value
  516. str r5, [r4] @ write back change
  517. ldr r4, sdrc_manual_0 @ get config addr
  518. mov r5, #0x2 @ autorefresh command
  519. str r5, [r4] @ kick off refreshes
  520. ldr r4, sdrc_mr_1 @ get config addr
  521. ldr r5, [r4] @ get value
  522. str r5, [r4] @ write back change
  523. ldr r4, sdrc_emr2_1 @ get config addr
  524. ldr r5, [r4] @ get value
  525. str r5, [r4] @ write back change
  526. ldr r4, sdrc_manual_1 @ get config addr
  527. mov r5, #0x2 @ autorefresh command
  528. str r5, [r4] @ kick off refreshes
  529. bx lr
  530. /*
  531. * Local variables
  532. */
  533. .align
  534. sdrc_syscfg:
  535. .word SDRC_SYSCONFIG_P
  536. sdrc_mr_0:
  537. .word SDRC_MR_0_P
  538. sdrc_emr2_0:
  539. .word SDRC_EMR2_0_P
  540. sdrc_manual_0:
  541. .word SDRC_MANUAL_0_P
  542. sdrc_mr_1:
  543. .word SDRC_MR_1_P
  544. sdrc_emr2_1:
  545. .word SDRC_EMR2_1_P
  546. sdrc_manual_1:
  547. .word SDRC_MANUAL_1_P
  548. ENDPROC(es3_sdrc_fix)
  549. ENTRY(es3_sdrc_fix_sz)
  550. .word . - es3_sdrc_fix