prm44xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/of_irq.h>
  20. #include <linux/of.h>
  21. #include "soc.h"
  22. #include "iomap.h"
  23. #include "common.h"
  24. #include "vp.h"
  25. #include "prm44xx.h"
  26. #include "prcm43xx.h"
  27. #include "prm-regbits-44xx.h"
  28. #include "prcm44xx.h"
  29. #include "prminst44xx.h"
  30. #include "powerdomain.h"
  31. /* Static data */
  32. static void omap44xx_prm_read_pending_irqs(unsigned long *events);
  33. static void omap44xx_prm_ocp_barrier(void);
  34. static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask);
  35. static void omap44xx_prm_restore_irqen(u32 *saved_mask);
  36. static void omap44xx_prm_reconfigure_io_chain(void);
  37. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  38. OMAP_PRCM_IRQ("io", 9, 1),
  39. };
  40. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  41. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  42. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  43. .pm_ctrl = OMAP4_PRM_IO_PMCTRL_OFFSET,
  44. .nr_regs = 2,
  45. .irqs = omap4_prcm_irqs,
  46. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  47. .irq = 11 + OMAP44XX_IRQ_GIC_START,
  48. .xlate_irq = omap4_xlate_irq,
  49. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  50. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  51. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  52. .restore_irqen = &omap44xx_prm_restore_irqen,
  53. .reconfigure_io_chain = &omap44xx_prm_reconfigure_io_chain,
  54. };
  55. struct omap_prm_irq_context {
  56. unsigned long irq_enable;
  57. unsigned long pm_ctrl;
  58. };
  59. static struct omap_prm_irq_context omap_prm_context;
  60. /*
  61. * omap44xx_prm_reset_src_map - map from bits in the PRM_RSTST
  62. * hardware register (which are specific to OMAP44xx SoCs) to reset
  63. * source ID bit shifts (which is an OMAP SoC-independent
  64. * enumeration)
  65. */
  66. static struct prm_reset_src_map omap44xx_prm_reset_src_map[] = {
  67. { OMAP4430_GLOBAL_WARM_SW_RST_SHIFT,
  68. OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  69. { OMAP4430_GLOBAL_COLD_RST_SHIFT,
  70. OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  71. { OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT,
  72. OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  73. { OMAP4430_MPU_WDT_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  74. { OMAP4430_SECURE_WDT_RST_SHIFT, OMAP_SECU_WD_RST_SRC_ID_SHIFT },
  75. { OMAP4430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  76. { OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT,
  77. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  78. { OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT,
  79. OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT },
  80. { OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT,
  81. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  82. { OMAP4430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  83. { OMAP4430_C2C_RST_SHIFT, OMAP_C2C_RST_SRC_ID_SHIFT },
  84. { -1, -1 },
  85. };
  86. /* PRM low-level functions */
  87. /* Read a register in a CM/PRM instance in the PRM module */
  88. static u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  89. {
  90. return readl_relaxed(prm_base + inst + reg);
  91. }
  92. /* Write into a register in a CM/PRM instance in the PRM module */
  93. static void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  94. {
  95. writel_relaxed(val, prm_base + inst + reg);
  96. }
  97. /* Read-modify-write a register in a PRM module. Caller must lock */
  98. static u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  99. {
  100. u32 v;
  101. v = omap4_prm_read_inst_reg(inst, reg);
  102. v &= ~mask;
  103. v |= bits;
  104. omap4_prm_write_inst_reg(v, inst, reg);
  105. return v;
  106. }
  107. /* PRM VP */
  108. /*
  109. * struct omap4_vp - OMAP4 VP register access description.
  110. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  111. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  112. */
  113. struct omap4_vp {
  114. u32 irqstatus_mpu;
  115. u32 tranxdone_status;
  116. };
  117. static struct omap4_vp omap4_vp[] = {
  118. [OMAP4_VP_VDD_MPU_ID] = {
  119. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  120. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  121. },
  122. [OMAP4_VP_VDD_IVA_ID] = {
  123. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  124. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  125. },
  126. [OMAP4_VP_VDD_CORE_ID] = {
  127. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  128. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  129. },
  130. };
  131. static u32 omap4_prm_vp_check_txdone(u8 vp_id)
  132. {
  133. struct omap4_vp *vp = &omap4_vp[vp_id];
  134. u32 irqstatus;
  135. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  136. OMAP4430_PRM_OCP_SOCKET_INST,
  137. vp->irqstatus_mpu);
  138. return irqstatus & vp->tranxdone_status;
  139. }
  140. static void omap4_prm_vp_clear_txdone(u8 vp_id)
  141. {
  142. struct omap4_vp *vp = &omap4_vp[vp_id];
  143. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  144. OMAP4430_PRM_PARTITION,
  145. OMAP4430_PRM_OCP_SOCKET_INST,
  146. vp->irqstatus_mpu);
  147. };
  148. u32 omap4_prm_vcvp_read(u8 offset)
  149. {
  150. s32 inst = omap4_prmst_get_prm_dev_inst();
  151. if (inst == PRM_INSTANCE_UNKNOWN)
  152. return 0;
  153. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  154. inst, offset);
  155. }
  156. void omap4_prm_vcvp_write(u32 val, u8 offset)
  157. {
  158. s32 inst = omap4_prmst_get_prm_dev_inst();
  159. if (inst == PRM_INSTANCE_UNKNOWN)
  160. return;
  161. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  162. inst, offset);
  163. }
  164. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  165. {
  166. s32 inst = omap4_prmst_get_prm_dev_inst();
  167. if (inst == PRM_INSTANCE_UNKNOWN)
  168. return 0;
  169. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  170. OMAP4430_PRM_PARTITION,
  171. inst,
  172. offset);
  173. }
  174. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  175. {
  176. u32 mask, st;
  177. /* XXX read mask from RAM? */
  178. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  179. irqen_offs);
  180. st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
  181. return mask & st;
  182. }
  183. /**
  184. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  185. * @events: ptr to two consecutive u32s, preallocated by caller
  186. *
  187. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  188. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  189. * No return value.
  190. */
  191. static void omap44xx_prm_read_pending_irqs(unsigned long *events)
  192. {
  193. int i;
  194. for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
  195. events[i] = _read_pending_irq_reg(omap4_prcm_irq_setup.mask +
  196. i * 4, omap4_prcm_irq_setup.ack + i * 4);
  197. }
  198. /**
  199. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  200. *
  201. * Force any buffered writes to the PRM IP block to complete. Needed
  202. * by the PRM IRQ handler, which reads and writes directly to the IP
  203. * block, to avoid race conditions after acknowledging or clearing IRQ
  204. * bits. No return value.
  205. */
  206. static void omap44xx_prm_ocp_barrier(void)
  207. {
  208. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  209. OMAP4_REVISION_PRM_OFFSET);
  210. }
  211. /**
  212. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  213. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  214. *
  215. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  216. * @saved_mask. @saved_mask must be allocated by the caller.
  217. * Intended to be used in the PRM interrupt handler suspend callback.
  218. * The OCP barrier is needed to ensure the write to disable PRM
  219. * interrupts reaches the PRM before returning; otherwise, spurious
  220. * interrupts might occur. No return value.
  221. */
  222. static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  223. {
  224. int i;
  225. u16 reg;
  226. for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++) {
  227. reg = omap4_prcm_irq_setup.mask + i * 4;
  228. saved_mask[i] =
  229. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  230. reg);
  231. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST, reg);
  232. }
  233. /* OCP barrier */
  234. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  235. OMAP4_REVISION_PRM_OFFSET);
  236. }
  237. /**
  238. * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
  239. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  240. *
  241. * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
  242. * @saved_mask. Intended to be used in the PRM interrupt handler resume
  243. * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
  244. * No OCP barrier should be needed here; any pending PRM interrupts will fire
  245. * once the writes reach the PRM. No return value.
  246. */
  247. static void omap44xx_prm_restore_irqen(u32 *saved_mask)
  248. {
  249. int i;
  250. for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
  251. omap4_prm_write_inst_reg(saved_mask[i],
  252. OMAP4430_PRM_OCP_SOCKET_INST,
  253. omap4_prcm_irq_setup.mask + i * 4);
  254. }
  255. /**
  256. * omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  257. *
  258. * Clear any previously-latched I/O wakeup events and ensure that the
  259. * I/O wakeup gates are aligned with the current mux settings. Works
  260. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  261. * deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
  262. * No return value. XXX Are the final two steps necessary?
  263. */
  264. static void omap44xx_prm_reconfigure_io_chain(void)
  265. {
  266. int i = 0;
  267. s32 inst = omap4_prmst_get_prm_dev_inst();
  268. if (inst == PRM_INSTANCE_UNKNOWN)
  269. return;
  270. /* Trigger WUCLKIN enable */
  271. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
  272. OMAP4430_WUCLK_CTRL_MASK,
  273. inst,
  274. omap4_prcm_irq_setup.pm_ctrl);
  275. omap_test_timeout(
  276. (((omap4_prm_read_inst_reg(inst,
  277. omap4_prcm_irq_setup.pm_ctrl) &
  278. OMAP4430_WUCLK_STATUS_MASK) >>
  279. OMAP4430_WUCLK_STATUS_SHIFT) == 1),
  280. MAX_IOPAD_LATCH_TIME, i);
  281. if (i == MAX_IOPAD_LATCH_TIME)
  282. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  283. /* Trigger WUCLKIN disable */
  284. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
  285. inst,
  286. omap4_prcm_irq_setup.pm_ctrl);
  287. omap_test_timeout(
  288. (((omap4_prm_read_inst_reg(inst,
  289. omap4_prcm_irq_setup.pm_ctrl) &
  290. OMAP4430_WUCLK_STATUS_MASK) >>
  291. OMAP4430_WUCLK_STATUS_SHIFT) == 0),
  292. MAX_IOPAD_LATCH_TIME, i);
  293. if (i == MAX_IOPAD_LATCH_TIME)
  294. pr_warn("PRM: I/O chain clock line deassertion timed out\n");
  295. return;
  296. }
  297. /**
  298. * omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  299. *
  300. * Activates the I/O wakeup event latches and allows events logged by
  301. * those latches to signal a wakeup event to the PRCM. For I/O wakeups
  302. * to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
  303. * omap44xx_prm_reconfigure_io_chain() must be called. No return value.
  304. */
  305. static void __init omap44xx_prm_enable_io_wakeup(void)
  306. {
  307. s32 inst = omap4_prmst_get_prm_dev_inst();
  308. if (inst == PRM_INSTANCE_UNKNOWN)
  309. return;
  310. omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
  311. OMAP4430_GLOBAL_WUEN_MASK,
  312. inst,
  313. omap4_prcm_irq_setup.pm_ctrl);
  314. }
  315. /**
  316. * omap44xx_prm_read_reset_sources - return the last SoC reset source
  317. *
  318. * Return a u32 representing the last reset sources of the SoC. The
  319. * returned reset source bits are standardized across OMAP SoCs.
  320. */
  321. static u32 omap44xx_prm_read_reset_sources(void)
  322. {
  323. struct prm_reset_src_map *p;
  324. u32 r = 0;
  325. u32 v;
  326. s32 inst = omap4_prmst_get_prm_dev_inst();
  327. if (inst == PRM_INSTANCE_UNKNOWN)
  328. return 0;
  329. v = omap4_prm_read_inst_reg(inst,
  330. OMAP4_RM_RSTST);
  331. p = omap44xx_prm_reset_src_map;
  332. while (p->reg_shift >= 0 && p->std_shift >= 0) {
  333. if (v & (1 << p->reg_shift))
  334. r |= 1 << p->std_shift;
  335. p++;
  336. }
  337. return r;
  338. }
  339. /**
  340. * omap44xx_prm_was_any_context_lost_old - was module hardware context lost?
  341. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  342. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  343. * @idx: CONTEXT register offset
  344. *
  345. * Return 1 if any bits were set in the *_CONTEXT_* register
  346. * identified by (@part, @inst, @idx), which means that some context
  347. * was lost for that module; otherwise, return 0.
  348. */
  349. static bool omap44xx_prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
  350. {
  351. return (omap4_prminst_read_inst_reg(part, inst, idx)) ? 1 : 0;
  352. }
  353. /**
  354. * omap44xx_prm_clear_context_lost_flags_old - clear context loss flags
  355. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  356. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  357. * @idx: CONTEXT register offset
  358. *
  359. * Clear hardware context loss bits for the module identified by
  360. * (@part, @inst, @idx). No return value. XXX Writes to reserved bits;
  361. * is there a way to avoid this?
  362. */
  363. static void omap44xx_prm_clear_context_loss_flags_old(u8 part, s16 inst,
  364. u16 idx)
  365. {
  366. omap4_prminst_write_inst_reg(0xffffffff, part, inst, idx);
  367. }
  368. /* Powerdomain low-level functions */
  369. static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  370. {
  371. omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
  372. (pwrst << OMAP_POWERSTATE_SHIFT),
  373. pwrdm->prcm_partition,
  374. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  375. return 0;
  376. }
  377. static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  378. {
  379. u32 v;
  380. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  381. OMAP4_PM_PWSTCTRL);
  382. v &= OMAP_POWERSTATE_MASK;
  383. v >>= OMAP_POWERSTATE_SHIFT;
  384. return v;
  385. }
  386. static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  387. {
  388. u32 v;
  389. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  390. OMAP4_PM_PWSTST);
  391. v &= OMAP_POWERSTATEST_MASK;
  392. v >>= OMAP_POWERSTATEST_SHIFT;
  393. return v;
  394. }
  395. static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  396. {
  397. u32 v;
  398. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  399. OMAP4_PM_PWSTST);
  400. v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
  401. v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
  402. return v;
  403. }
  404. static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
  405. {
  406. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
  407. (1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
  408. pwrdm->prcm_partition,
  409. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  410. return 0;
  411. }
  412. static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  413. {
  414. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
  415. OMAP4430_LASTPOWERSTATEENTERED_MASK,
  416. pwrdm->prcm_partition,
  417. pwrdm->prcm_offs, OMAP4_PM_PWSTST);
  418. return 0;
  419. }
  420. static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  421. {
  422. u32 v;
  423. v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
  424. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
  425. pwrdm->prcm_partition, pwrdm->prcm_offs,
  426. OMAP4_PM_PWSTCTRL);
  427. return 0;
  428. }
  429. static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  430. u8 pwrst)
  431. {
  432. u32 m;
  433. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  434. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  435. pwrdm->prcm_partition, pwrdm->prcm_offs,
  436. OMAP4_PM_PWSTCTRL);
  437. return 0;
  438. }
  439. static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  440. u8 pwrst)
  441. {
  442. u32 m;
  443. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  444. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  445. pwrdm->prcm_partition, pwrdm->prcm_offs,
  446. OMAP4_PM_PWSTCTRL);
  447. return 0;
  448. }
  449. static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  450. {
  451. u32 v;
  452. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  453. OMAP4_PM_PWSTST);
  454. v &= OMAP4430_LOGICSTATEST_MASK;
  455. v >>= OMAP4430_LOGICSTATEST_SHIFT;
  456. return v;
  457. }
  458. static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  459. {
  460. u32 v;
  461. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  462. OMAP4_PM_PWSTCTRL);
  463. v &= OMAP4430_LOGICRETSTATE_MASK;
  464. v >>= OMAP4430_LOGICRETSTATE_SHIFT;
  465. return v;
  466. }
  467. /**
  468. * omap4_pwrdm_read_prev_logic_pwrst - read the previous logic powerstate
  469. * @pwrdm: struct powerdomain * to read the state for
  470. *
  471. * Reads the previous logic powerstate for a powerdomain. This
  472. * function must determine the previous logic powerstate by first
  473. * checking the previous powerstate for the domain. If that was OFF,
  474. * then logic has been lost. If previous state was RETENTION, the
  475. * function reads the setting for the next retention logic state to
  476. * see the actual value. In every other case, the logic is
  477. * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
  478. * depending whether the logic was retained or not.
  479. */
  480. static int omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  481. {
  482. int state;
  483. state = omap4_pwrdm_read_prev_pwrst(pwrdm);
  484. if (state == PWRDM_POWER_OFF)
  485. return PWRDM_POWER_OFF;
  486. if (state != PWRDM_POWER_RET)
  487. return PWRDM_POWER_RET;
  488. return omap4_pwrdm_read_logic_retst(pwrdm);
  489. }
  490. static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  491. {
  492. u32 m, v;
  493. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  494. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  495. OMAP4_PM_PWSTST);
  496. v &= m;
  497. v >>= __ffs(m);
  498. return v;
  499. }
  500. static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  501. {
  502. u32 m, v;
  503. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  504. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  505. OMAP4_PM_PWSTCTRL);
  506. v &= m;
  507. v >>= __ffs(m);
  508. return v;
  509. }
  510. /**
  511. * omap4_pwrdm_read_prev_mem_pwrst - reads the previous memory powerstate
  512. * @pwrdm: struct powerdomain * to read mem powerstate for
  513. * @bank: memory bank index
  514. *
  515. * Reads the previous memory powerstate for a powerdomain. This
  516. * function must determine the previous memory powerstate by first
  517. * checking the previous powerstate for the domain. If that was OFF,
  518. * then logic has been lost. If previous state was RETENTION, the
  519. * function reads the setting for the next memory retention state to
  520. * see the actual value. In every other case, the logic is
  521. * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
  522. * depending whether logic was retained or not.
  523. */
  524. static int omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  525. {
  526. int state;
  527. state = omap4_pwrdm_read_prev_pwrst(pwrdm);
  528. if (state == PWRDM_POWER_OFF)
  529. return PWRDM_POWER_OFF;
  530. if (state != PWRDM_POWER_RET)
  531. return PWRDM_POWER_RET;
  532. return omap4_pwrdm_read_mem_retst(pwrdm, bank);
  533. }
  534. static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
  535. {
  536. u32 c = 0;
  537. /*
  538. * REVISIT: pwrdm_wait_transition() may be better implemented
  539. * via a callback and a periodic timer check -- how long do we expect
  540. * powerdomain transitions to take?
  541. */
  542. /* XXX Is this udelay() value meaningful? */
  543. while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  544. pwrdm->prcm_offs,
  545. OMAP4_PM_PWSTST) &
  546. OMAP_INTRANSITION_MASK) &&
  547. (c++ < PWRDM_TRANSITION_BAILOUT))
  548. udelay(1);
  549. if (c > PWRDM_TRANSITION_BAILOUT) {
  550. pr_err("powerdomain: %s: waited too long to complete transition\n",
  551. pwrdm->name);
  552. return -EAGAIN;
  553. }
  554. pr_debug("powerdomain: completed transition in %d loops\n", c);
  555. return 0;
  556. }
  557. static int omap4_check_vcvp(void)
  558. {
  559. if (prm_features & PRM_HAS_VOLTAGE)
  560. return 1;
  561. return 0;
  562. }
  563. /**
  564. * omap4_pwrdm_save_context - Saves the powerdomain state
  565. * @pwrdm: pointer to individual powerdomain
  566. *
  567. * The function saves the powerdomain state control information.
  568. * This is needed in rtc+ddr modes where we lose powerdomain context.
  569. */
  570. static void omap4_pwrdm_save_context(struct powerdomain *pwrdm)
  571. {
  572. pwrdm->context = omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  573. pwrdm->prcm_offs,
  574. pwrdm->pwrstctrl_offs);
  575. /*
  576. * Do not save LOWPOWERSTATECHANGE, writing a 1 indicates a request,
  577. * reading back a 1 indicates a request in progress.
  578. */
  579. pwrdm->context &= ~OMAP4430_LOWPOWERSTATECHANGE_MASK;
  580. }
  581. /**
  582. * omap4_pwrdm_restore_context - Restores the powerdomain state
  583. * @pwrdm: pointer to individual powerdomain
  584. *
  585. * The function restores the powerdomain state control information.
  586. * This is needed in rtc+ddr modes where we lose powerdomain context.
  587. */
  588. static void omap4_pwrdm_restore_context(struct powerdomain *pwrdm)
  589. {
  590. int st, ctrl;
  591. st = omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  592. pwrdm->prcm_offs,
  593. pwrdm->pwrstctrl_offs);
  594. omap4_prminst_write_inst_reg(pwrdm->context,
  595. pwrdm->prcm_partition,
  596. pwrdm->prcm_offs,
  597. pwrdm->pwrstctrl_offs);
  598. /* Make sure we only wait for a transition if there is one */
  599. st &= OMAP_POWERSTATEST_MASK;
  600. ctrl = OMAP_POWERSTATEST_MASK & pwrdm->context;
  601. if (st != ctrl)
  602. omap4_pwrdm_wait_transition(pwrdm);
  603. }
  604. struct pwrdm_ops omap4_pwrdm_operations = {
  605. .pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
  606. .pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
  607. .pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
  608. .pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
  609. .pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
  610. .pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
  611. .pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
  612. .pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
  613. .pwrdm_read_prev_logic_pwrst = omap4_pwrdm_read_prev_logic_pwrst,
  614. .pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
  615. .pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
  616. .pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
  617. .pwrdm_read_prev_mem_pwrst = omap4_pwrdm_read_prev_mem_pwrst,
  618. .pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
  619. .pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
  620. .pwrdm_wait_transition = omap4_pwrdm_wait_transition,
  621. .pwrdm_has_voltdm = omap4_check_vcvp,
  622. .pwrdm_save_context = omap4_pwrdm_save_context,
  623. .pwrdm_restore_context = omap4_pwrdm_restore_context,
  624. };
  625. static int omap44xx_prm_late_init(void);
  626. void am43xx_prm_save_context(void)
  627. {
  628. omap_prm_context.irq_enable =
  629. omap4_prm_read_inst_reg(AM43XX_PRM_OCP_SOCKET_INST,
  630. omap4_prcm_irq_setup.mask);
  631. omap_prm_context.pm_ctrl =
  632. omap4_prm_read_inst_reg(AM43XX_PRM_DEVICE_INST,
  633. omap4_prcm_irq_setup.pm_ctrl);
  634. }
  635. void am43xx_prm_restore_context(void)
  636. {
  637. omap4_prm_write_inst_reg(omap_prm_context.irq_enable,
  638. OMAP4430_PRM_OCP_SOCKET_INST,
  639. omap4_prcm_irq_setup.mask);
  640. omap4_prm_write_inst_reg(omap_prm_context.pm_ctrl,
  641. AM43XX_PRM_DEVICE_INST,
  642. omap4_prcm_irq_setup.pm_ctrl);
  643. }
  644. /*
  645. * XXX document
  646. */
  647. static struct prm_ll_data omap44xx_prm_ll_data = {
  648. .read_reset_sources = &omap44xx_prm_read_reset_sources,
  649. .was_any_context_lost_old = &omap44xx_prm_was_any_context_lost_old,
  650. .clear_context_loss_flags_old = &omap44xx_prm_clear_context_loss_flags_old,
  651. .late_init = &omap44xx_prm_late_init,
  652. .assert_hardreset = omap4_prminst_assert_hardreset,
  653. .deassert_hardreset = omap4_prminst_deassert_hardreset,
  654. .is_hardreset_asserted = omap4_prminst_is_hardreset_asserted,
  655. .reset_system = omap4_prminst_global_warm_sw_reset,
  656. .vp_check_txdone = omap4_prm_vp_check_txdone,
  657. .vp_clear_txdone = omap4_prm_vp_clear_txdone,
  658. };
  659. static const struct omap_prcm_init_data *prm_init_data;
  660. int __init omap44xx_prm_init(const struct omap_prcm_init_data *data)
  661. {
  662. omap_prm_base_init();
  663. prm_init_data = data;
  664. if (data->flags & PRM_HAS_IO_WAKEUP)
  665. prm_features |= PRM_HAS_IO_WAKEUP;
  666. if (data->flags & PRM_HAS_VOLTAGE)
  667. prm_features |= PRM_HAS_VOLTAGE;
  668. omap4_prminst_set_prm_dev_inst(data->device_inst_offset);
  669. /* Add AM437X specific differences */
  670. if (of_device_is_compatible(data->np, "ti,am4-prcm")) {
  671. omap4_prcm_irq_setup.nr_irqs = 1;
  672. omap4_prcm_irq_setup.nr_regs = 1;
  673. omap4_prcm_irq_setup.pm_ctrl = AM43XX_PRM_IO_PMCTRL_OFFSET;
  674. omap4_prcm_irq_setup.ack = AM43XX_PRM_IRQSTATUS_MPU_OFFSET;
  675. omap4_prcm_irq_setup.mask = AM43XX_PRM_IRQENABLE_MPU_OFFSET;
  676. }
  677. return prm_register(&omap44xx_prm_ll_data);
  678. }
  679. static int omap44xx_prm_late_init(void)
  680. {
  681. int irq_num;
  682. if (!(prm_features & PRM_HAS_IO_WAKEUP))
  683. return 0;
  684. /* OMAP4+ is DT only now */
  685. if (!of_have_populated_dt())
  686. return 0;
  687. irq_num = of_irq_get(prm_init_data->np, 0);
  688. /*
  689. * Already have OMAP4 IRQ num. For all other platforms, we need
  690. * IRQ numbers from DT
  691. */
  692. if (irq_num < 0 && !(prm_init_data->flags & PRM_IRQ_DEFAULT)) {
  693. if (irq_num == -EPROBE_DEFER)
  694. return irq_num;
  695. /* Have nothing to do */
  696. return 0;
  697. }
  698. /* Once OMAP4 DT is filled as well */
  699. if (irq_num >= 0) {
  700. omap4_prcm_irq_setup.irq = irq_num;
  701. omap4_prcm_irq_setup.xlate_irq = NULL;
  702. }
  703. omap44xx_prm_enable_io_wakeup();
  704. return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
  705. }
  706. static void __exit omap44xx_prm_exit(void)
  707. {
  708. prm_unregister(&omap44xx_prm_ll_data);
  709. }
  710. __exitcall(omap44xx_prm_exit);