cm3xxx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * OMAP3xxx CM module functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. * Rajendra Nayak <rnayak@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include "prm2xxx_3xxx.h"
  20. #include "cm.h"
  21. #include "cm3xxx.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "clockdomain.h"
  24. static const u8 omap3xxx_cm_idlest_offs[] = {
  25. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  26. };
  27. /*
  28. *
  29. */
  30. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  31. {
  32. u32 v;
  33. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  34. v &= ~mask;
  35. v |= c << __ffs(mask);
  36. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  37. }
  38. static bool omap3xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  39. {
  40. u32 v;
  41. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  42. v &= mask;
  43. v >>= __ffs(mask);
  44. return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  45. }
  46. static void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  47. {
  48. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  49. }
  50. static void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  51. {
  52. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  53. }
  54. static void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  55. {
  56. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  57. }
  58. static void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  59. {
  60. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  61. }
  62. /*
  63. *
  64. */
  65. /**
  66. * omap3xxx_cm_wait_module_ready - wait for a module to leave idle or standby
  67. * @part: PRCM partition, ignored for OMAP3
  68. * @prcm_mod: PRCM module offset
  69. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  70. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  71. *
  72. * Wait for the PRCM to indicate that the module identified by
  73. * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
  74. * success or -EBUSY if the module doesn't enable in time.
  75. */
  76. static int omap3xxx_cm_wait_module_ready(u8 part, s16 prcm_mod, u16 idlest_id,
  77. u8 idlest_shift)
  78. {
  79. int ena = 0, i = 0;
  80. u8 cm_idlest_reg;
  81. u32 mask;
  82. if (!idlest_id || (idlest_id > ARRAY_SIZE(omap3xxx_cm_idlest_offs)))
  83. return -EINVAL;
  84. cm_idlest_reg = omap3xxx_cm_idlest_offs[idlest_id - 1];
  85. mask = 1 << idlest_shift;
  86. ena = 0;
  87. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
  88. mask) == ena), MAX_MODULE_READY_TIME, i);
  89. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  90. }
  91. /**
  92. * omap3xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components
  93. * @idlest_reg: CM_IDLEST* virtual address
  94. * @prcm_inst: pointer to an s16 to return the PRCM instance offset
  95. * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID
  96. *
  97. * XXX This function is only needed until absolute register addresses are
  98. * removed from the OMAP struct clk records.
  99. */
  100. static int omap3xxx_cm_split_idlest_reg(struct clk_omap_reg *idlest_reg,
  101. s16 *prcm_inst,
  102. u8 *idlest_reg_id)
  103. {
  104. unsigned long offs;
  105. u8 idlest_offs;
  106. int i;
  107. idlest_offs = idlest_reg->offset & 0xff;
  108. for (i = 0; i < ARRAY_SIZE(omap3xxx_cm_idlest_offs); i++) {
  109. if (idlest_offs == omap3xxx_cm_idlest_offs[i]) {
  110. *idlest_reg_id = i + 1;
  111. break;
  112. }
  113. }
  114. if (i == ARRAY_SIZE(omap3xxx_cm_idlest_offs))
  115. return -EINVAL;
  116. offs = idlest_reg->offset;
  117. offs &= 0xff00;
  118. *prcm_inst = offs;
  119. return 0;
  120. }
  121. /* Clockdomain low-level operations */
  122. static int omap3xxx_clkdm_add_sleepdep(struct clockdomain *clkdm1,
  123. struct clockdomain *clkdm2)
  124. {
  125. omap2_cm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  126. clkdm1->pwrdm.ptr->prcm_offs,
  127. OMAP3430_CM_SLEEPDEP);
  128. return 0;
  129. }
  130. static int omap3xxx_clkdm_del_sleepdep(struct clockdomain *clkdm1,
  131. struct clockdomain *clkdm2)
  132. {
  133. omap2_cm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  134. clkdm1->pwrdm.ptr->prcm_offs,
  135. OMAP3430_CM_SLEEPDEP);
  136. return 0;
  137. }
  138. static int omap3xxx_clkdm_read_sleepdep(struct clockdomain *clkdm1,
  139. struct clockdomain *clkdm2)
  140. {
  141. return omap2_cm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  142. OMAP3430_CM_SLEEPDEP,
  143. (1 << clkdm2->dep_bit));
  144. }
  145. static int omap3xxx_clkdm_clear_all_sleepdeps(struct clockdomain *clkdm)
  146. {
  147. struct clkdm_dep *cd;
  148. u32 mask = 0;
  149. for (cd = clkdm->sleepdep_srcs; cd && cd->clkdm_name; cd++) {
  150. if (!cd->clkdm)
  151. continue; /* only happens if data is erroneous */
  152. mask |= 1 << cd->clkdm->dep_bit;
  153. cd->sleepdep_usecount = 0;
  154. }
  155. omap2_cm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  156. OMAP3430_CM_SLEEPDEP);
  157. return 0;
  158. }
  159. static int omap3xxx_clkdm_sleep(struct clockdomain *clkdm)
  160. {
  161. omap3xxx_cm_clkdm_force_sleep(clkdm->pwrdm.ptr->prcm_offs,
  162. clkdm->clktrctrl_mask);
  163. return 0;
  164. }
  165. static int omap3xxx_clkdm_wakeup(struct clockdomain *clkdm)
  166. {
  167. omap3xxx_cm_clkdm_force_wakeup(clkdm->pwrdm.ptr->prcm_offs,
  168. clkdm->clktrctrl_mask);
  169. return 0;
  170. }
  171. static void omap3xxx_clkdm_allow_idle(struct clockdomain *clkdm)
  172. {
  173. if (clkdm->usecount > 0)
  174. clkdm_add_autodeps(clkdm);
  175. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  176. clkdm->clktrctrl_mask);
  177. }
  178. static void omap3xxx_clkdm_deny_idle(struct clockdomain *clkdm)
  179. {
  180. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  181. clkdm->clktrctrl_mask);
  182. if (clkdm->usecount > 0)
  183. clkdm_del_autodeps(clkdm);
  184. }
  185. static int omap3xxx_clkdm_clk_enable(struct clockdomain *clkdm)
  186. {
  187. bool hwsup = false;
  188. if (!clkdm->clktrctrl_mask)
  189. return 0;
  190. /*
  191. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  192. * more details on the unpleasant problem this is working
  193. * around
  194. */
  195. if ((clkdm->flags & CLKDM_MISSING_IDLE_REPORTING) &&
  196. (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)) {
  197. omap3xxx_clkdm_wakeup(clkdm);
  198. return 0;
  199. }
  200. hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  201. clkdm->clktrctrl_mask);
  202. if (hwsup) {
  203. /* Disable HW transitions when we are changing deps */
  204. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  205. clkdm->clktrctrl_mask);
  206. clkdm_add_autodeps(clkdm);
  207. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  208. clkdm->clktrctrl_mask);
  209. } else {
  210. if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
  211. omap3xxx_clkdm_wakeup(clkdm);
  212. }
  213. return 0;
  214. }
  215. static int omap3xxx_clkdm_clk_disable(struct clockdomain *clkdm)
  216. {
  217. bool hwsup = false;
  218. if (!clkdm->clktrctrl_mask)
  219. return 0;
  220. /*
  221. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  222. * more details on the unpleasant problem this is working
  223. * around
  224. */
  225. if (clkdm->flags & CLKDM_MISSING_IDLE_REPORTING &&
  226. !(clkdm->flags & CLKDM_CAN_FORCE_SLEEP)) {
  227. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  228. clkdm->clktrctrl_mask);
  229. return 0;
  230. }
  231. hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  232. clkdm->clktrctrl_mask);
  233. if (hwsup) {
  234. /* Disable HW transitions when we are changing deps */
  235. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  236. clkdm->clktrctrl_mask);
  237. clkdm_del_autodeps(clkdm);
  238. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  239. clkdm->clktrctrl_mask);
  240. } else {
  241. if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
  242. omap3xxx_clkdm_sleep(clkdm);
  243. }
  244. return 0;
  245. }
  246. struct clkdm_ops omap3_clkdm_operations = {
  247. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  248. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  249. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  250. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  251. .clkdm_add_sleepdep = omap3xxx_clkdm_add_sleepdep,
  252. .clkdm_del_sleepdep = omap3xxx_clkdm_del_sleepdep,
  253. .clkdm_read_sleepdep = omap3xxx_clkdm_read_sleepdep,
  254. .clkdm_clear_all_sleepdeps = omap3xxx_clkdm_clear_all_sleepdeps,
  255. .clkdm_sleep = omap3xxx_clkdm_sleep,
  256. .clkdm_wakeup = omap3xxx_clkdm_wakeup,
  257. .clkdm_allow_idle = omap3xxx_clkdm_allow_idle,
  258. .clkdm_deny_idle = omap3xxx_clkdm_deny_idle,
  259. .clkdm_clk_enable = omap3xxx_clkdm_clk_enable,
  260. .clkdm_clk_disable = omap3xxx_clkdm_clk_disable,
  261. };
  262. /*
  263. * Context save/restore code - OMAP3 only
  264. */
  265. struct omap3_cm_regs {
  266. u32 iva2_cm_clksel1;
  267. u32 iva2_cm_clksel2;
  268. u32 cm_sysconfig;
  269. u32 sgx_cm_clksel;
  270. u32 dss_cm_clksel;
  271. u32 cam_cm_clksel;
  272. u32 per_cm_clksel;
  273. u32 emu_cm_clksel;
  274. u32 emu_cm_clkstctrl;
  275. u32 pll_cm_autoidle;
  276. u32 pll_cm_autoidle2;
  277. u32 pll_cm_clksel4;
  278. u32 pll_cm_clksel5;
  279. u32 pll_cm_clken2;
  280. u32 cm_polctrl;
  281. u32 iva2_cm_fclken;
  282. u32 iva2_cm_clken_pll;
  283. u32 core_cm_fclken1;
  284. u32 core_cm_fclken3;
  285. u32 sgx_cm_fclken;
  286. u32 wkup_cm_fclken;
  287. u32 dss_cm_fclken;
  288. u32 cam_cm_fclken;
  289. u32 per_cm_fclken;
  290. u32 usbhost_cm_fclken;
  291. u32 core_cm_iclken1;
  292. u32 core_cm_iclken2;
  293. u32 core_cm_iclken3;
  294. u32 sgx_cm_iclken;
  295. u32 wkup_cm_iclken;
  296. u32 dss_cm_iclken;
  297. u32 cam_cm_iclken;
  298. u32 per_cm_iclken;
  299. u32 usbhost_cm_iclken;
  300. u32 iva2_cm_autoidle2;
  301. u32 mpu_cm_autoidle2;
  302. u32 iva2_cm_clkstctrl;
  303. u32 mpu_cm_clkstctrl;
  304. u32 core_cm_clkstctrl;
  305. u32 sgx_cm_clkstctrl;
  306. u32 dss_cm_clkstctrl;
  307. u32 cam_cm_clkstctrl;
  308. u32 per_cm_clkstctrl;
  309. u32 neon_cm_clkstctrl;
  310. u32 usbhost_cm_clkstctrl;
  311. u32 core_cm_autoidle1;
  312. u32 core_cm_autoidle2;
  313. u32 core_cm_autoidle3;
  314. u32 wkup_cm_autoidle;
  315. u32 dss_cm_autoidle;
  316. u32 cam_cm_autoidle;
  317. u32 per_cm_autoidle;
  318. u32 usbhost_cm_autoidle;
  319. u32 sgx_cm_sleepdep;
  320. u32 dss_cm_sleepdep;
  321. u32 cam_cm_sleepdep;
  322. u32 per_cm_sleepdep;
  323. u32 usbhost_cm_sleepdep;
  324. u32 cm_clkout_ctrl;
  325. };
  326. static struct omap3_cm_regs cm_context;
  327. void omap3_cm_save_context(void)
  328. {
  329. cm_context.iva2_cm_clksel1 =
  330. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  331. cm_context.iva2_cm_clksel2 =
  332. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  333. cm_context.cm_sysconfig =
  334. omap2_cm_read_mod_reg(OCP_MOD, OMAP3430_CM_SYSCONFIG);
  335. cm_context.sgx_cm_clksel =
  336. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  337. cm_context.dss_cm_clksel =
  338. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  339. cm_context.cam_cm_clksel =
  340. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  341. cm_context.per_cm_clksel =
  342. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  343. cm_context.emu_cm_clksel =
  344. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  345. cm_context.emu_cm_clkstctrl =
  346. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  347. /*
  348. * As per erratum i671, ROM code does not respect the PER DPLL
  349. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  350. * In this case, even though this register has been saved in
  351. * scratchpad contents, we need to restore AUTO_PERIPH_DPLL
  352. * by ourselves. So, we need to save it anyway.
  353. */
  354. cm_context.pll_cm_autoidle =
  355. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  356. cm_context.pll_cm_autoidle2 =
  357. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  358. cm_context.pll_cm_clksel4 =
  359. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  360. cm_context.pll_cm_clksel5 =
  361. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  362. cm_context.pll_cm_clken2 =
  363. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  364. cm_context.cm_polctrl =
  365. omap2_cm_read_mod_reg(OCP_MOD, OMAP3430_CM_POLCTRL);
  366. cm_context.iva2_cm_fclken =
  367. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  368. cm_context.iva2_cm_clken_pll =
  369. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  370. cm_context.core_cm_fclken1 =
  371. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  372. cm_context.core_cm_fclken3 =
  373. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  374. cm_context.sgx_cm_fclken =
  375. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  376. cm_context.wkup_cm_fclken =
  377. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  378. cm_context.dss_cm_fclken =
  379. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  380. cm_context.cam_cm_fclken =
  381. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  382. cm_context.per_cm_fclken =
  383. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  384. cm_context.usbhost_cm_fclken =
  385. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  386. cm_context.core_cm_iclken1 =
  387. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  388. cm_context.core_cm_iclken2 =
  389. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  390. cm_context.core_cm_iclken3 =
  391. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  392. cm_context.sgx_cm_iclken =
  393. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  394. cm_context.wkup_cm_iclken =
  395. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  396. cm_context.dss_cm_iclken =
  397. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  398. cm_context.cam_cm_iclken =
  399. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  400. cm_context.per_cm_iclken =
  401. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  402. cm_context.usbhost_cm_iclken =
  403. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  404. cm_context.iva2_cm_autoidle2 =
  405. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  406. cm_context.mpu_cm_autoidle2 =
  407. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  408. cm_context.iva2_cm_clkstctrl =
  409. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  410. cm_context.mpu_cm_clkstctrl =
  411. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  412. cm_context.core_cm_clkstctrl =
  413. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  414. cm_context.sgx_cm_clkstctrl =
  415. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  416. cm_context.dss_cm_clkstctrl =
  417. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  418. cm_context.cam_cm_clkstctrl =
  419. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  420. cm_context.per_cm_clkstctrl =
  421. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  422. cm_context.neon_cm_clkstctrl =
  423. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  424. cm_context.usbhost_cm_clkstctrl =
  425. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  426. OMAP2_CM_CLKSTCTRL);
  427. cm_context.core_cm_autoidle1 =
  428. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  429. cm_context.core_cm_autoidle2 =
  430. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  431. cm_context.core_cm_autoidle3 =
  432. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  433. cm_context.wkup_cm_autoidle =
  434. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  435. cm_context.dss_cm_autoidle =
  436. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  437. cm_context.cam_cm_autoidle =
  438. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  439. cm_context.per_cm_autoidle =
  440. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  441. cm_context.usbhost_cm_autoidle =
  442. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  443. cm_context.sgx_cm_sleepdep =
  444. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  445. OMAP3430_CM_SLEEPDEP);
  446. cm_context.dss_cm_sleepdep =
  447. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  448. cm_context.cam_cm_sleepdep =
  449. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  450. cm_context.per_cm_sleepdep =
  451. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  452. cm_context.usbhost_cm_sleepdep =
  453. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  454. OMAP3430_CM_SLEEPDEP);
  455. cm_context.cm_clkout_ctrl =
  456. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  457. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  458. }
  459. void omap3_cm_restore_context(void)
  460. {
  461. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  462. CM_CLKSEL1);
  463. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  464. CM_CLKSEL2);
  465. omap2_cm_write_mod_reg(cm_context.cm_sysconfig, OCP_MOD,
  466. OMAP3430_CM_SYSCONFIG);
  467. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  468. CM_CLKSEL);
  469. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  470. CM_CLKSEL);
  471. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  472. CM_CLKSEL);
  473. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  474. CM_CLKSEL);
  475. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  476. CM_CLKSEL1);
  477. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  478. OMAP2_CM_CLKSTCTRL);
  479. /*
  480. * As per erratum i671, ROM code does not respect the PER DPLL
  481. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  482. * In this case, we need to restore AUTO_PERIPH_DPLL by ourselves.
  483. */
  484. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle, PLL_MOD,
  485. CM_AUTOIDLE);
  486. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  487. CM_AUTOIDLE2);
  488. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  489. OMAP3430ES2_CM_CLKSEL4);
  490. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  491. OMAP3430ES2_CM_CLKSEL5);
  492. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  493. OMAP3430ES2_CM_CLKEN2);
  494. omap2_cm_write_mod_reg(cm_context.cm_polctrl, OCP_MOD,
  495. OMAP3430_CM_POLCTRL);
  496. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  497. CM_FCLKEN);
  498. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  499. OMAP3430_CM_CLKEN_PLL);
  500. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  501. CM_FCLKEN1);
  502. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  503. OMAP3430ES2_CM_FCLKEN3);
  504. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  505. CM_FCLKEN);
  506. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  507. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  508. CM_FCLKEN);
  509. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  510. CM_FCLKEN);
  511. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  512. CM_FCLKEN);
  513. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  514. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  515. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  516. CM_ICLKEN1);
  517. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  518. CM_ICLKEN2);
  519. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  520. CM_ICLKEN3);
  521. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  522. CM_ICLKEN);
  523. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  524. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  525. CM_ICLKEN);
  526. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  527. CM_ICLKEN);
  528. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  529. CM_ICLKEN);
  530. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  531. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  532. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  533. CM_AUTOIDLE2);
  534. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  535. CM_AUTOIDLE2);
  536. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  537. OMAP2_CM_CLKSTCTRL);
  538. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  539. OMAP2_CM_CLKSTCTRL);
  540. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  541. OMAP2_CM_CLKSTCTRL);
  542. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  543. OMAP2_CM_CLKSTCTRL);
  544. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  545. OMAP2_CM_CLKSTCTRL);
  546. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  547. OMAP2_CM_CLKSTCTRL);
  548. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  549. OMAP2_CM_CLKSTCTRL);
  550. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  551. OMAP2_CM_CLKSTCTRL);
  552. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  553. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  554. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  555. CM_AUTOIDLE1);
  556. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  557. CM_AUTOIDLE2);
  558. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  559. CM_AUTOIDLE3);
  560. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  561. CM_AUTOIDLE);
  562. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  563. CM_AUTOIDLE);
  564. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  565. CM_AUTOIDLE);
  566. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  567. CM_AUTOIDLE);
  568. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  569. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  570. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  571. OMAP3430_CM_SLEEPDEP);
  572. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  573. OMAP3430_CM_SLEEPDEP);
  574. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  575. OMAP3430_CM_SLEEPDEP);
  576. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  577. OMAP3430_CM_SLEEPDEP);
  578. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  579. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  580. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  581. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  582. }
  583. void omap3_cm_save_scratchpad_contents(u32 *ptr)
  584. {
  585. *ptr++ = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
  586. *ptr++ = omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  587. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  588. /*
  589. * As per erratum i671, ROM code does not respect the PER DPLL
  590. * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
  591. * Then, in any case, clear these bits to avoid extra latencies.
  592. */
  593. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) &
  594. ~OMAP3430_AUTO_PERIPH_DPLL_MASK;
  595. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
  596. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
  597. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
  598. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
  599. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  600. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
  601. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
  602. }
  603. /*
  604. *
  605. */
  606. static struct cm_ll_data omap3xxx_cm_ll_data = {
  607. .split_idlest_reg = &omap3xxx_cm_split_idlest_reg,
  608. .wait_module_ready = &omap3xxx_cm_wait_module_ready,
  609. };
  610. int __init omap3xxx_cm_init(const struct omap_prcm_init_data *data)
  611. {
  612. omap2_clk_legacy_provider_init(TI_CLKM_CM, cm_base + OMAP3430_IVA2_MOD);
  613. return cm_register(&omap3xxx_cm_ll_data);
  614. }
  615. static void __exit omap3xxx_cm_exit(void)
  616. {
  617. cm_unregister(&omap3xxx_cm_ll_data);
  618. }
  619. __exitcall(omap3xxx_cm_exit);