clock.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/kernel.h>
  17. #include <linux/export.h>
  18. #include <linux/list.h>
  19. #include <linux/errno.h>
  20. #include <linux/err.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/clk-provider.h>
  24. #include <linux/io.h>
  25. #include <linux/bitops.h>
  26. #include <linux/of_address.h>
  27. #include <asm/cpu.h>
  28. #include <trace/events/power.h>
  29. #include "soc.h"
  30. #include "clockdomain.h"
  31. #include "clock.h"
  32. #include "cm.h"
  33. #include "cm2xxx.h"
  34. #include "cm3xxx.h"
  35. #include "cm-regbits-24xx.h"
  36. #include "cm-regbits-34xx.h"
  37. #include "common.h"
  38. u16 cpu_mask;
  39. /* DPLL valid Fint frequency band limits - from 34xx TRM Section 4.7.6.2 */
  40. #define OMAP3430_DPLL_FINT_BAND1_MIN 750000
  41. #define OMAP3430_DPLL_FINT_BAND1_MAX 2100000
  42. #define OMAP3430_DPLL_FINT_BAND2_MIN 7500000
  43. #define OMAP3430_DPLL_FINT_BAND2_MAX 21000000
  44. /*
  45. * DPLL valid Fint frequency range for OMAP36xx and OMAP4xxx.
  46. * From device data manual section 4.3 "DPLL and DLL Specifications".
  47. */
  48. #define OMAP3PLUS_DPLL_FINT_MIN 32000
  49. #define OMAP3PLUS_DPLL_FINT_MAX 52000000
  50. struct ti_clk_ll_ops omap_clk_ll_ops = {
  51. .clkdm_clk_enable = clkdm_clk_enable,
  52. .clkdm_clk_disable = clkdm_clk_disable,
  53. .clkdm_lookup = clkdm_lookup,
  54. .cm_wait_module_ready = omap_cm_wait_module_ready,
  55. .cm_split_idlest_reg = cm_split_idlest_reg,
  56. };
  57. /**
  58. * omap2_clk_setup_ll_ops - setup clock driver low-level ops
  59. *
  60. * Sets up clock driver low-level platform ops. These are needed
  61. * for register accesses and various other misc platform operations.
  62. * Returns 0 on success, -EBUSY if low level ops have been registered
  63. * already.
  64. */
  65. int __init omap2_clk_setup_ll_ops(void)
  66. {
  67. return ti_clk_setup_ll_ops(&omap_clk_ll_ops);
  68. }
  69. /*
  70. * OMAP2+ specific clock functions
  71. */
  72. /**
  73. * ti_clk_init_features - init clock features struct for the SoC
  74. *
  75. * Initializes the clock features struct based on the SoC type.
  76. */
  77. void __init ti_clk_init_features(void)
  78. {
  79. struct ti_clk_features features = { 0 };
  80. /* Fint setup for DPLLs */
  81. if (cpu_is_omap3430()) {
  82. features.fint_min = OMAP3430_DPLL_FINT_BAND1_MIN;
  83. features.fint_max = OMAP3430_DPLL_FINT_BAND2_MAX;
  84. features.fint_band1_max = OMAP3430_DPLL_FINT_BAND1_MAX;
  85. features.fint_band2_min = OMAP3430_DPLL_FINT_BAND2_MIN;
  86. } else {
  87. features.fint_min = OMAP3PLUS_DPLL_FINT_MIN;
  88. features.fint_max = OMAP3PLUS_DPLL_FINT_MAX;
  89. }
  90. /* Bypass value setup for DPLLs */
  91. if (cpu_is_omap24xx()) {
  92. features.dpll_bypass_vals |=
  93. (1 << OMAP2XXX_EN_DPLL_LPBYPASS) |
  94. (1 << OMAP2XXX_EN_DPLL_FRBYPASS);
  95. } else if (cpu_is_omap34xx()) {
  96. features.dpll_bypass_vals |=
  97. (1 << OMAP3XXX_EN_DPLL_LPBYPASS) |
  98. (1 << OMAP3XXX_EN_DPLL_FRBYPASS);
  99. } else if (soc_is_am33xx() || cpu_is_omap44xx() || soc_is_am43xx() ||
  100. soc_is_omap54xx() || soc_is_dra7xx()) {
  101. features.dpll_bypass_vals |=
  102. (1 << OMAP4XXX_EN_DPLL_LPBYPASS) |
  103. (1 << OMAP4XXX_EN_DPLL_FRBYPASS) |
  104. (1 << OMAP4XXX_EN_DPLL_MNBYPASS);
  105. }
  106. /* Jitter correction only available on OMAP343X */
  107. if (cpu_is_omap343x())
  108. features.flags |= TI_CLK_DPLL_HAS_FREQSEL;
  109. /* Idlest value for interface clocks.
  110. * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
  111. * 34xx reverses this, just to keep us on our toes
  112. * AM35xx uses both, depending on the module.
  113. */
  114. if (cpu_is_omap24xx())
  115. features.cm_idlest_val = OMAP24XX_CM_IDLEST_VAL;
  116. else if (cpu_is_omap34xx())
  117. features.cm_idlest_val = OMAP34XX_CM_IDLEST_VAL;
  118. /* On OMAP3430 ES1.0, DPLL4 can't be re-programmed */
  119. if (omap_rev() == OMAP3430_REV_ES1_0)
  120. features.flags |= TI_CLK_DPLL4_DENY_REPROGRAM;
  121. /* Errata I810 for omap5 / dra7 */
  122. if (soc_is_omap54xx() || soc_is_dra7xx())
  123. features.flags |= TI_CLK_ERRATA_I810;
  124. ti_clk_setup_features(&features);
  125. }