pci.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. /*
  2. * iop13xx PCI support
  3. * Copyright (c) 2005-2006, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. *
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/export.h>
  24. #include <asm/irq.h>
  25. #include <mach/hardware.h>
  26. #include <asm/sizes.h>
  27. #include <asm/signal.h>
  28. #include <asm/mach/pci.h>
  29. #include "pci.h"
  30. #define IOP13XX_PCI_DEBUG 0
  31. #define PRINTK(x...) ((void)(IOP13XX_PCI_DEBUG && printk(x)))
  32. u32 iop13xx_atux_pmmr_offset; /* This offset can change based on strapping */
  33. u32 iop13xx_atue_pmmr_offset; /* This offset can change based on strapping */
  34. static struct pci_bus *pci_bus_atux = 0;
  35. static struct pci_bus *pci_bus_atue = 0;
  36. void __iomem *iop13xx_atue_mem_base;
  37. void __iomem *iop13xx_atux_mem_base;
  38. size_t iop13xx_atue_mem_size;
  39. size_t iop13xx_atux_mem_size;
  40. EXPORT_SYMBOL(iop13xx_atue_mem_base);
  41. EXPORT_SYMBOL(iop13xx_atux_mem_base);
  42. EXPORT_SYMBOL(iop13xx_atue_mem_size);
  43. EXPORT_SYMBOL(iop13xx_atux_mem_size);
  44. int init_atu = 0; /* Flag to select which ATU(s) to initialize / disable */
  45. static unsigned long atux_trhfa_timeout = 0; /* Trhfa = RST# high to first
  46. access */
  47. /* Scan the initialized busses and ioremap the requested memory range
  48. */
  49. void iop13xx_map_pci_memory(void)
  50. {
  51. int atu;
  52. struct pci_bus *bus;
  53. struct pci_dev *dev;
  54. resource_size_t end = 0;
  55. for (atu = 0; atu < 2; atu++) {
  56. bus = atu ? pci_bus_atue : pci_bus_atux;
  57. if (bus) {
  58. list_for_each_entry(dev, &bus->devices, bus_list) {
  59. int i;
  60. int max = 7;
  61. if (dev->subordinate)
  62. max = DEVICE_COUNT_RESOURCE;
  63. for (i = 0; i < max; i++) {
  64. struct resource *res = &dev->resource[i];
  65. if (res->flags & IORESOURCE_MEM)
  66. end = max(res->end, end);
  67. }
  68. }
  69. switch(atu) {
  70. case 0:
  71. iop13xx_atux_mem_size =
  72. (end - IOP13XX_PCIX_LOWER_MEM_RA) + 1;
  73. /* 16MB align the request */
  74. if (iop13xx_atux_mem_size & (SZ_16M - 1)) {
  75. iop13xx_atux_mem_size &= ~(SZ_16M - 1);
  76. iop13xx_atux_mem_size += SZ_16M;
  77. }
  78. if (end) {
  79. iop13xx_atux_mem_base = __arm_ioremap_pfn(
  80. __phys_to_pfn(IOP13XX_PCIX_LOWER_MEM_PA)
  81. , 0, iop13xx_atux_mem_size, MT_DEVICE);
  82. if (!iop13xx_atux_mem_base) {
  83. printk("%s: atux allocation "
  84. "failed\n", __func__);
  85. BUG();
  86. }
  87. } else
  88. iop13xx_atux_mem_size = 0;
  89. PRINTK("%s: atu: %d bus_size: %d mem_base: %p\n",
  90. __func__, atu, iop13xx_atux_mem_size,
  91. iop13xx_atux_mem_base);
  92. break;
  93. case 1:
  94. iop13xx_atue_mem_size =
  95. (end - IOP13XX_PCIE_LOWER_MEM_RA) + 1;
  96. /* 16MB align the request */
  97. if (iop13xx_atue_mem_size & (SZ_16M - 1)) {
  98. iop13xx_atue_mem_size &= ~(SZ_16M - 1);
  99. iop13xx_atue_mem_size += SZ_16M;
  100. }
  101. if (end) {
  102. iop13xx_atue_mem_base = __arm_ioremap_pfn(
  103. __phys_to_pfn(IOP13XX_PCIE_LOWER_MEM_PA)
  104. , 0, iop13xx_atue_mem_size, MT_DEVICE);
  105. if (!iop13xx_atue_mem_base) {
  106. printk("%s: atue allocation "
  107. "failed\n", __func__);
  108. BUG();
  109. }
  110. } else
  111. iop13xx_atue_mem_size = 0;
  112. PRINTK("%s: atu: %d bus_size: %d mem_base: %p\n",
  113. __func__, atu, iop13xx_atue_mem_size,
  114. iop13xx_atue_mem_base);
  115. break;
  116. }
  117. printk("%s: Initialized (%uM @ resource/virtual: %08lx/%p)\n",
  118. atu ? "ATUE" : "ATUX",
  119. (atu ? iop13xx_atue_mem_size : iop13xx_atux_mem_size) /
  120. SZ_1M,
  121. atu ? IOP13XX_PCIE_LOWER_MEM_RA :
  122. IOP13XX_PCIX_LOWER_MEM_RA,
  123. atu ? iop13xx_atue_mem_base :
  124. iop13xx_atux_mem_base);
  125. end = 0;
  126. }
  127. }
  128. }
  129. static int iop13xx_atu_function(int atu)
  130. {
  131. int func = 0;
  132. /* the function number depends on the value of the
  133. * IOP13XX_INTERFACE_SEL_PCIX reset strap
  134. * see C-Spec section 3.17
  135. */
  136. switch(atu) {
  137. case IOP13XX_INIT_ATU_ATUX:
  138. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  139. func = 5;
  140. else
  141. func = 0;
  142. break;
  143. case IOP13XX_INIT_ATU_ATUE:
  144. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  145. func = 0;
  146. else
  147. func = 5;
  148. break;
  149. default:
  150. BUG();
  151. }
  152. return func;
  153. }
  154. /* iop13xx_atux_cfg_address - format a configuration address for atux
  155. * @bus: Target bus to access
  156. * @devfn: Combined device number and function number
  157. * @where: Desired register's address offset
  158. *
  159. * Convert the parameters to a configuration address formatted
  160. * according the PCI-X 2.0 specification
  161. */
  162. static u32 iop13xx_atux_cfg_address(struct pci_bus *bus, int devfn, int where)
  163. {
  164. struct pci_sys_data *sys = bus->sysdata;
  165. u32 addr;
  166. if (sys->busnr == bus->number)
  167. addr = 1 << (PCI_SLOT(devfn) + 16) | (PCI_SLOT(devfn) << 11);
  168. else
  169. addr = bus->number << 16 | PCI_SLOT(devfn) << 11 | 1;
  170. addr |= PCI_FUNC(devfn) << 8 | ((where & 0xff) & ~3);
  171. addr |= ((where & 0xf00) >> 8) << 24; /* upper register number */
  172. return addr;
  173. }
  174. /* iop13xx_atue_cfg_address - format a configuration address for atue
  175. * @bus: Target bus to access
  176. * @devfn: Combined device number and function number
  177. * @where: Desired register's address offset
  178. *
  179. * Convert the parameters to an address usable by the ATUE_OCCAR
  180. */
  181. static u32 iop13xx_atue_cfg_address(struct pci_bus *bus, int devfn, int where)
  182. {
  183. struct pci_sys_data *sys = bus->sysdata;
  184. u32 addr;
  185. PRINTK("iop13xx_atue_cfg_address: bus: %d dev: %d func: %d",
  186. bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  187. addr = ((u32) bus->number) << IOP13XX_ATUE_OCCAR_BUS_NUM |
  188. ((u32) PCI_SLOT(devfn)) << IOP13XX_ATUE_OCCAR_DEV_NUM |
  189. ((u32) PCI_FUNC(devfn)) << IOP13XX_ATUE_OCCAR_FUNC_NUM |
  190. (where & ~0x3);
  191. if (sys->busnr != bus->number)
  192. addr |= 1; /* type 1 access */
  193. return addr;
  194. }
  195. /* This routine checks the status of the last configuration cycle. If an error
  196. * was detected it returns >0, else it returns a 0. The errors being checked
  197. * are parity, master abort, target abort (master and target). These types of
  198. * errors occur during a config cycle where there is no device, like during
  199. * the discovery stage.
  200. */
  201. static int iop13xx_atux_pci_status(int clear)
  202. {
  203. unsigned int status;
  204. int err = 0;
  205. /*
  206. * Check the status registers.
  207. */
  208. status = __raw_readw(IOP13XX_ATUX_ATUSR);
  209. if (status & IOP_PCI_STATUS_ERROR)
  210. {
  211. PRINTK("\t\t\tPCI error: ATUSR %#08x", status);
  212. if(clear)
  213. __raw_writew(status & IOP_PCI_STATUS_ERROR,
  214. IOP13XX_ATUX_ATUSR);
  215. err = 1;
  216. }
  217. status = __raw_readl(IOP13XX_ATUX_ATUISR);
  218. if (status & IOP13XX_ATUX_ATUISR_ERROR)
  219. {
  220. PRINTK("\t\t\tPCI error interrupt: ATUISR %#08x", status);
  221. if(clear)
  222. __raw_writel(status & IOP13XX_ATUX_ATUISR_ERROR,
  223. IOP13XX_ATUX_ATUISR);
  224. err = 1;
  225. }
  226. return err;
  227. }
  228. /* Simply write the address register and read the configuration
  229. * data. Note that the data dependency on %0 encourages an abort
  230. * to be detected before we return.
  231. */
  232. static u32 iop13xx_atux_read(unsigned long addr)
  233. {
  234. u32 val;
  235. __asm__ __volatile__(
  236. "str %1, [%2]\n\t"
  237. "ldr %0, [%3]\n\t"
  238. "mov %0, %0\n\t"
  239. : "=r" (val)
  240. : "r" (addr), "r" (IOP13XX_ATUX_OCCAR), "r" (IOP13XX_ATUX_OCCDR));
  241. return val;
  242. }
  243. /* The read routines must check the error status of the last configuration
  244. * cycle. If there was an error, the routine returns all hex f's.
  245. */
  246. static int
  247. iop13xx_atux_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  248. int size, u32 *value)
  249. {
  250. unsigned long addr = iop13xx_atux_cfg_address(bus, devfn, where);
  251. u32 val = iop13xx_atux_read(addr) >> ((where & 3) * 8);
  252. if (iop13xx_atux_pci_status(1) || is_atux_occdr_error()) {
  253. __raw_writel(__raw_readl(IOP13XX_XBG_BECSR) & 3,
  254. IOP13XX_XBG_BECSR);
  255. val = 0xffffffff;
  256. }
  257. *value = val;
  258. return PCIBIOS_SUCCESSFUL;
  259. }
  260. static int
  261. iop13xx_atux_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  262. int size, u32 value)
  263. {
  264. unsigned long addr = iop13xx_atux_cfg_address(bus, devfn, where);
  265. u32 val;
  266. if (size != 4) {
  267. val = iop13xx_atux_read(addr);
  268. if (!iop13xx_atux_pci_status(1) == 0)
  269. return PCIBIOS_SUCCESSFUL;
  270. where = (where & 3) * 8;
  271. if (size == 1)
  272. val &= ~(0xff << where);
  273. else
  274. val &= ~(0xffff << where);
  275. __raw_writel(val | value << where, IOP13XX_ATUX_OCCDR);
  276. } else {
  277. __raw_writel(addr, IOP13XX_ATUX_OCCAR);
  278. __raw_writel(value, IOP13XX_ATUX_OCCDR);
  279. }
  280. return PCIBIOS_SUCCESSFUL;
  281. }
  282. static struct pci_ops iop13xx_atux_ops = {
  283. .read = iop13xx_atux_read_config,
  284. .write = iop13xx_atux_write_config,
  285. };
  286. /* This routine checks the status of the last configuration cycle. If an error
  287. * was detected it returns >0, else it returns a 0. The errors being checked
  288. * are parity, master abort, target abort (master and target). These types of
  289. * errors occur during a config cycle where there is no device, like during
  290. * the discovery stage.
  291. */
  292. static int iop13xx_atue_pci_status(int clear)
  293. {
  294. unsigned int status;
  295. int err = 0;
  296. /*
  297. * Check the status registers.
  298. */
  299. /* standard pci status register */
  300. status = __raw_readw(IOP13XX_ATUE_ATUSR);
  301. if (status & IOP_PCI_STATUS_ERROR) {
  302. PRINTK("\t\t\tPCI error: ATUSR %#08x", status);
  303. if(clear)
  304. __raw_writew(status & IOP_PCI_STATUS_ERROR,
  305. IOP13XX_ATUE_ATUSR);
  306. err++;
  307. }
  308. /* check the normal status bits in the ATUISR */
  309. status = __raw_readl(IOP13XX_ATUE_ATUISR);
  310. if (status & IOP13XX_ATUE_ATUISR_ERROR) {
  311. PRINTK("\t\t\tPCI error: ATUISR %#08x", status);
  312. if (clear)
  313. __raw_writew(status & IOP13XX_ATUE_ATUISR_ERROR,
  314. IOP13XX_ATUE_ATUISR);
  315. err++;
  316. /* check the PCI-E status if the ATUISR reports an interface error */
  317. if (status & IOP13XX_ATUE_STAT_PCI_IFACE_ERR) {
  318. /* get the unmasked errors */
  319. status = __raw_readl(IOP13XX_ATUE_PIE_STS) &
  320. ~(__raw_readl(IOP13XX_ATUE_PIE_MSK));
  321. if (status) {
  322. PRINTK("\t\t\tPCI-E error: ATUE_PIE_STS %#08x",
  323. __raw_readl(IOP13XX_ATUE_PIE_STS));
  324. err++;
  325. } else {
  326. PRINTK("\t\t\tPCI-E error: ATUE_PIE_STS %#08x",
  327. __raw_readl(IOP13XX_ATUE_PIE_STS));
  328. PRINTK("\t\t\tPCI-E error: ATUE_PIE_MSK %#08x",
  329. __raw_readl(IOP13XX_ATUE_PIE_MSK));
  330. BUG();
  331. }
  332. if(clear)
  333. __raw_writel(status, IOP13XX_ATUE_PIE_STS);
  334. }
  335. }
  336. return err;
  337. }
  338. static int
  339. iop13xx_pcie_map_irq(const struct pci_dev *dev, u8 idsel, u8 pin)
  340. {
  341. WARN_ON(idsel != 0);
  342. switch (pin) {
  343. case 1: return ATUE_INTA;
  344. case 2: return ATUE_INTB;
  345. case 3: return ATUE_INTC;
  346. case 4: return ATUE_INTD;
  347. default: return -1;
  348. }
  349. }
  350. static u32 iop13xx_atue_read(unsigned long addr)
  351. {
  352. u32 val;
  353. __raw_writel(addr, IOP13XX_ATUE_OCCAR);
  354. val = __raw_readl(IOP13XX_ATUE_OCCDR);
  355. rmb();
  356. return val;
  357. }
  358. /* The read routines must check the error status of the last configuration
  359. * cycle. If there was an error, the routine returns all hex f's.
  360. */
  361. static int
  362. iop13xx_atue_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  363. int size, u32 *value)
  364. {
  365. u32 val;
  366. unsigned long addr = iop13xx_atue_cfg_address(bus, devfn, where);
  367. /* Hide device numbers > 0 on the local PCI-E bus (Type 0 access) */
  368. if (!PCI_SLOT(devfn) || (addr & 1)) {
  369. val = iop13xx_atue_read(addr) >> ((where & 3) * 8);
  370. if( iop13xx_atue_pci_status(1) || is_atue_occdr_error() ) {
  371. __raw_writel(__raw_readl(IOP13XX_XBG_BECSR) & 3,
  372. IOP13XX_XBG_BECSR);
  373. val = 0xffffffff;
  374. }
  375. PRINTK("addr=%#0lx, val=%#010x", addr, val);
  376. } else
  377. val = 0xffffffff;
  378. *value = val;
  379. return PCIBIOS_SUCCESSFUL;
  380. }
  381. static int
  382. iop13xx_atue_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  383. int size, u32 value)
  384. {
  385. unsigned long addr = iop13xx_atue_cfg_address(bus, devfn, where);
  386. u32 val;
  387. if (size != 4) {
  388. val = iop13xx_atue_read(addr);
  389. if (!iop13xx_atue_pci_status(1) == 0)
  390. return PCIBIOS_SUCCESSFUL;
  391. where = (where & 3) * 8;
  392. if (size == 1)
  393. val &= ~(0xff << where);
  394. else
  395. val &= ~(0xffff << where);
  396. __raw_writel(val | value << where, IOP13XX_ATUE_OCCDR);
  397. } else {
  398. __raw_writel(addr, IOP13XX_ATUE_OCCAR);
  399. __raw_writel(value, IOP13XX_ATUE_OCCDR);
  400. }
  401. return PCIBIOS_SUCCESSFUL;
  402. }
  403. static struct pci_ops iop13xx_atue_ops = {
  404. .read = iop13xx_atue_read_config,
  405. .write = iop13xx_atue_write_config,
  406. };
  407. /* When a PCI device does not exist during config cycles, the XScale gets a
  408. * bus error instead of returning 0xffffffff. We can't rely on the ATU status
  409. * bits to tell us that it was indeed a configuration cycle that caused this
  410. * error especially in the case when the ATUE link is down. Instead we rely
  411. * on data from the south XSI bridge to validate the abort
  412. */
  413. int
  414. iop13xx_pci_abort(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  415. {
  416. PRINTK("Data abort: address = 0x%08lx "
  417. "fsr = 0x%03x PC = 0x%08lx LR = 0x%08lx",
  418. addr, fsr, regs->ARM_pc, regs->ARM_lr);
  419. PRINTK("IOP13XX_XBG_BECSR: %#10x", __raw_readl(IOP13XX_XBG_BECSR));
  420. PRINTK("IOP13XX_XBG_BERAR: %#10x", __raw_readl(IOP13XX_XBG_BERAR));
  421. PRINTK("IOP13XX_XBG_BERUAR: %#10x", __raw_readl(IOP13XX_XBG_BERUAR));
  422. /* If it was an imprecise abort, then we need to correct the
  423. * return address to be _after_ the instruction.
  424. */
  425. if (fsr & (1 << 10))
  426. regs->ARM_pc += 4;
  427. if (is_atue_occdr_error() || is_atux_occdr_error())
  428. return 0;
  429. else
  430. return 1;
  431. }
  432. /* Scan an IOP13XX PCI bus. nr selects which ATU we use.
  433. */
  434. struct pci_bus *iop13xx_scan_bus(int nr, struct pci_sys_data *sys)
  435. {
  436. int which_atu;
  437. struct pci_bus *bus = NULL;
  438. switch (init_atu) {
  439. case IOP13XX_INIT_ATU_ATUX:
  440. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUX;
  441. break;
  442. case IOP13XX_INIT_ATU_ATUE:
  443. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUE;
  444. break;
  445. case (IOP13XX_INIT_ATU_ATUX | IOP13XX_INIT_ATU_ATUE):
  446. which_atu = nr ? IOP13XX_INIT_ATU_ATUE : IOP13XX_INIT_ATU_ATUX;
  447. break;
  448. default:
  449. which_atu = 0;
  450. }
  451. if (!which_atu) {
  452. BUG();
  453. return NULL;
  454. }
  455. switch (which_atu) {
  456. case IOP13XX_INIT_ATU_ATUX:
  457. if (time_after_eq(jiffies + msecs_to_jiffies(1000),
  458. atux_trhfa_timeout)) /* ensure not wrap */
  459. while(time_before(jiffies, atux_trhfa_timeout))
  460. udelay(100);
  461. bus = pci_bus_atux = pci_scan_root_bus(NULL, sys->busnr,
  462. &iop13xx_atux_ops,
  463. sys, &sys->resources);
  464. break;
  465. case IOP13XX_INIT_ATU_ATUE:
  466. bus = pci_bus_atue = pci_scan_root_bus(NULL, sys->busnr,
  467. &iop13xx_atue_ops,
  468. sys, &sys->resources);
  469. break;
  470. }
  471. return bus;
  472. }
  473. /* This function is called from iop13xx_pci_init() after assigning valid
  474. * values to iop13xx_atue_pmmr_offset. This is the location for common
  475. * setup of ATUE for all IOP13XX implementations.
  476. */
  477. void __init iop13xx_atue_setup(void)
  478. {
  479. int func = iop13xx_atu_function(IOP13XX_INIT_ATU_ATUE);
  480. u32 reg_val;
  481. #ifdef CONFIG_PCI_MSI
  482. /* BAR 0 (inbound msi window) */
  483. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_MU_MUBAR);
  484. __raw_writel(~(IOP13XX_MU_WINDOW_SIZE - 1), IOP13XX_ATUE_IALR0);
  485. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_ATUE_IATVR0);
  486. __raw_writel(IOP13XX_MU_BASE_PCI, IOP13XX_ATUE_IABAR0);
  487. #endif
  488. /* BAR 1 (1:1 mapping with Physical RAM) */
  489. /* Set limit and enable */
  490. __raw_writel(~(IOP13XX_MAX_RAM_SIZE - PHYS_OFFSET - 1) & ~0x1,
  491. IOP13XX_ATUE_IALR1);
  492. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR1);
  493. /* Set base at the top of the reserved address space */
  494. __raw_writel(PHYS_OFFSET | PCI_BASE_ADDRESS_MEM_TYPE_64 |
  495. PCI_BASE_ADDRESS_MEM_PREFETCH, IOP13XX_ATUE_IABAR1);
  496. /* 1:1 mapping with physical ram
  497. * (leave big endian byte swap disabled)
  498. */
  499. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR1);
  500. __raw_writel(PHYS_OFFSET, IOP13XX_ATUE_IATVR1);
  501. /* Outbound window 1 (PCIX/PCIE memory window) */
  502. /* 32 bit Address Space */
  503. __raw_writel(0x0, IOP13XX_ATUE_OUMWTVR1);
  504. /* PA[35:32] */
  505. __raw_writel(IOP13XX_ATUE_OUMBAR_ENABLE |
  506. (IOP13XX_PCIE_MEM_PHYS_OFFSET >> 32),
  507. IOP13XX_ATUE_OUMBAR1);
  508. /* Setup the I/O Bar
  509. * A[35-16] in 31-12
  510. */
  511. __raw_writel(((IOP13XX_PCIE_LOWER_IO_PA >> 0x4) & 0xfffff000),
  512. IOP13XX_ATUE_OIOBAR);
  513. __raw_writel(IOP13XX_PCIE_LOWER_IO_BA, IOP13XX_ATUE_OIOWTVR);
  514. /* clear startup errors */
  515. iop13xx_atue_pci_status(1);
  516. /* OIOBAR function number
  517. */
  518. reg_val = __raw_readl(IOP13XX_ATUE_OIOBAR);
  519. reg_val &= ~0x7;
  520. reg_val |= func;
  521. __raw_writel(reg_val, IOP13XX_ATUE_OIOBAR);
  522. /* OUMBAR function numbers
  523. */
  524. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR0);
  525. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  526. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  527. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  528. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR0);
  529. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR1);
  530. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  531. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  532. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  533. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR1);
  534. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR2);
  535. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  536. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  537. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  538. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR2);
  539. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR3);
  540. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  541. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  542. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  543. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR3);
  544. /* Enable inbound and outbound cycles
  545. */
  546. reg_val = __raw_readw(IOP13XX_ATUE_ATUCMD);
  547. reg_val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  548. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  549. __raw_writew(reg_val, IOP13XX_ATUE_ATUCMD);
  550. reg_val = __raw_readl(IOP13XX_ATUE_ATUCR);
  551. reg_val |= IOP13XX_ATUE_ATUCR_OUT_EN |
  552. IOP13XX_ATUE_ATUCR_IVM;
  553. __raw_writel(reg_val, IOP13XX_ATUE_ATUCR);
  554. }
  555. void __init iop13xx_atue_disable(void)
  556. {
  557. u32 reg_val;
  558. __raw_writew(0x0, IOP13XX_ATUE_ATUCMD);
  559. __raw_writel(IOP13XX_ATUE_ATUCR_IVM, IOP13XX_ATUE_ATUCR);
  560. /* wait for cycles to quiesce */
  561. while (__raw_readl(IOP13XX_ATUE_PCSR) & (IOP13XX_ATUE_PCSR_OUT_Q_BUSY |
  562. IOP13XX_ATUE_PCSR_IN_Q_BUSY |
  563. IOP13XX_ATUE_PCSR_LLRB_BUSY))
  564. cpu_relax();
  565. /* BAR 0 ( Disabled ) */
  566. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR0);
  567. __raw_writel(0x0, IOP13XX_ATUE_IABAR0);
  568. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR0);
  569. __raw_writel(0x0, IOP13XX_ATUE_IATVR0);
  570. __raw_writel(0x0, IOP13XX_ATUE_IALR0);
  571. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR0);
  572. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  573. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR0);
  574. /* BAR 1 ( Disabled ) */
  575. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR1);
  576. __raw_writel(0x0, IOP13XX_ATUE_IABAR1);
  577. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR1);
  578. __raw_writel(0x0, IOP13XX_ATUE_IATVR1);
  579. __raw_writel(0x0, IOP13XX_ATUE_IALR1);
  580. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR1);
  581. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  582. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR1);
  583. /* BAR 2 ( Disabled ) */
  584. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR2);
  585. __raw_writel(0x0, IOP13XX_ATUE_IABAR2);
  586. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR2);
  587. __raw_writel(0x0, IOP13XX_ATUE_IATVR2);
  588. __raw_writel(0x0, IOP13XX_ATUE_IALR2);
  589. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR2);
  590. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  591. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR2);
  592. /* BAR 3 ( Disabled ) */
  593. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR3);
  594. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  595. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR3);
  596. /* Setup the I/O Bar
  597. * A[35-16] in 31-12
  598. */
  599. __raw_writel((IOP13XX_PCIE_LOWER_IO_PA >> 0x4) & 0xfffff000,
  600. IOP13XX_ATUE_OIOBAR);
  601. __raw_writel(IOP13XX_PCIE_LOWER_IO_BA, IOP13XX_ATUE_OIOWTVR);
  602. }
  603. /* This function is called from iop13xx_pci_init() after assigning valid
  604. * values to iop13xx_atux_pmmr_offset. This is the location for common
  605. * setup of ATUX for all IOP13XX implementations.
  606. */
  607. void __init iop13xx_atux_setup(void)
  608. {
  609. u32 reg_val;
  610. int func = iop13xx_atu_function(IOP13XX_INIT_ATU_ATUX);
  611. /* Take PCI-X bus out of reset if bootloader hasn't already.
  612. * According to spec, we should wait for 2^25 PCI clocks to meet
  613. * the PCI timing parameter Trhfa (RST# high to first access).
  614. * This is rarely necessary and often ignored.
  615. */
  616. reg_val = __raw_readl(IOP13XX_ATUX_PCSR);
  617. if (reg_val & IOP13XX_ATUX_PCSR_P_RSTOUT) {
  618. int msec = (reg_val >> IOP13XX_ATUX_PCSR_FREQ_OFFSET) & 0x7;
  619. msec = 1000 / (8-msec); /* bits 100=133MHz, 111=>33MHz */
  620. __raw_writel(reg_val & ~IOP13XX_ATUX_PCSR_P_RSTOUT,
  621. IOP13XX_ATUX_PCSR);
  622. atux_trhfa_timeout = jiffies + msecs_to_jiffies(msec);
  623. }
  624. else
  625. atux_trhfa_timeout = jiffies;
  626. #ifdef CONFIG_PCI_MSI
  627. /* BAR 0 (inbound msi window) */
  628. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_MU_MUBAR);
  629. __raw_writel(~(IOP13XX_MU_WINDOW_SIZE - 1), IOP13XX_ATUX_IALR0);
  630. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_ATUX_IATVR0);
  631. __raw_writel(IOP13XX_MU_BASE_PCI, IOP13XX_ATUX_IABAR0);
  632. #endif
  633. /* BAR 1 (1:1 mapping with Physical RAM) */
  634. /* Set limit and enable */
  635. __raw_writel(~(IOP13XX_MAX_RAM_SIZE - PHYS_OFFSET - 1) & ~0x1,
  636. IOP13XX_ATUX_IALR1);
  637. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR1);
  638. /* Set base at the top of the reserved address space */
  639. __raw_writel(PHYS_OFFSET | PCI_BASE_ADDRESS_MEM_TYPE_64 |
  640. PCI_BASE_ADDRESS_MEM_PREFETCH, IOP13XX_ATUX_IABAR1);
  641. /* 1:1 mapping with physical ram
  642. * (leave big endian byte swap disabled)
  643. */
  644. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR1);
  645. __raw_writel(PHYS_OFFSET, IOP13XX_ATUX_IATVR1);
  646. /* Outbound window 1 (PCIX/PCIE memory window) */
  647. /* 32 bit Address Space */
  648. __raw_writel(0x0, IOP13XX_ATUX_OUMWTVR1);
  649. /* PA[35:32] */
  650. __raw_writel(IOP13XX_ATUX_OUMBAR_ENABLE |
  651. IOP13XX_PCIX_MEM_PHYS_OFFSET >> 32,
  652. IOP13XX_ATUX_OUMBAR1);
  653. /* Setup the I/O Bar
  654. * A[35-16] in 31-12
  655. */
  656. __raw_writel((IOP13XX_PCIX_LOWER_IO_PA >> 0x4) & 0xfffff000,
  657. IOP13XX_ATUX_OIOBAR);
  658. __raw_writel(IOP13XX_PCIX_LOWER_IO_BA, IOP13XX_ATUX_OIOWTVR);
  659. /* clear startup errors */
  660. iop13xx_atux_pci_status(1);
  661. /* OIOBAR function number
  662. */
  663. reg_val = __raw_readl(IOP13XX_ATUX_OIOBAR);
  664. reg_val &= ~0x7;
  665. reg_val |= func;
  666. __raw_writel(reg_val, IOP13XX_ATUX_OIOBAR);
  667. /* OUMBAR function numbers
  668. */
  669. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR0);
  670. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  671. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  672. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  673. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR0);
  674. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR1);
  675. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  676. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  677. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  678. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR1);
  679. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR2);
  680. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  681. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  682. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  683. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR2);
  684. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR3);
  685. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  686. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  687. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  688. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR3);
  689. /* Enable inbound and outbound cycles
  690. */
  691. reg_val = __raw_readw(IOP13XX_ATUX_ATUCMD);
  692. reg_val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  693. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  694. __raw_writew(reg_val, IOP13XX_ATUX_ATUCMD);
  695. reg_val = __raw_readl(IOP13XX_ATUX_ATUCR);
  696. reg_val |= IOP13XX_ATUX_ATUCR_OUT_EN;
  697. __raw_writel(reg_val, IOP13XX_ATUX_ATUCR);
  698. }
  699. void __init iop13xx_atux_disable(void)
  700. {
  701. u32 reg_val;
  702. __raw_writew(0x0, IOP13XX_ATUX_ATUCMD);
  703. __raw_writel(0x0, IOP13XX_ATUX_ATUCR);
  704. /* wait for cycles to quiesce */
  705. while (__raw_readl(IOP13XX_ATUX_PCSR) & (IOP13XX_ATUX_PCSR_OUT_Q_BUSY |
  706. IOP13XX_ATUX_PCSR_IN_Q_BUSY))
  707. cpu_relax();
  708. /* BAR 0 ( Disabled ) */
  709. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR0);
  710. __raw_writel(0x0, IOP13XX_ATUX_IABAR0);
  711. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR0);
  712. __raw_writel(0x0, IOP13XX_ATUX_IATVR0);
  713. __raw_writel(0x0, IOP13XX_ATUX_IALR0);
  714. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR0);
  715. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  716. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR0);
  717. /* BAR 1 ( Disabled ) */
  718. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR1);
  719. __raw_writel(0x0, IOP13XX_ATUX_IABAR1);
  720. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR1);
  721. __raw_writel(0x0, IOP13XX_ATUX_IATVR1);
  722. __raw_writel(0x0, IOP13XX_ATUX_IALR1);
  723. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR1);
  724. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  725. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR1);
  726. /* BAR 2 ( Disabled ) */
  727. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR2);
  728. __raw_writel(0x0, IOP13XX_ATUX_IABAR2);
  729. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR2);
  730. __raw_writel(0x0, IOP13XX_ATUX_IATVR2);
  731. __raw_writel(0x0, IOP13XX_ATUX_IALR2);
  732. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR2);
  733. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  734. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR2);
  735. /* BAR 3 ( Disabled ) */
  736. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR3);
  737. __raw_writel(0x0, IOP13XX_ATUX_IABAR3);
  738. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR3);
  739. __raw_writel(0x0, IOP13XX_ATUX_IATVR3);
  740. __raw_writel(0x0, IOP13XX_ATUX_IALR3);
  741. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR3);
  742. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  743. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR3);
  744. /* Setup the I/O Bar
  745. * A[35-16] in 31-12
  746. */
  747. __raw_writel((IOP13XX_PCIX_LOWER_IO_PA >> 0x4) & 0xfffff000,
  748. IOP13XX_ATUX_OIOBAR);
  749. __raw_writel(IOP13XX_PCIX_LOWER_IO_BA, IOP13XX_ATUX_OIOWTVR);
  750. }
  751. void __init iop13xx_set_atu_mmr_bases(void)
  752. {
  753. /* Based on ESSR0, determine the ATU X/E offsets */
  754. switch(__raw_readl(IOP13XX_ESSR0) &
  755. (IOP13XX_CONTROLLER_ONLY | IOP13XX_INTERFACE_SEL_PCIX)) {
  756. /* both asserted */
  757. case 0:
  758. iop13xx_atux_pmmr_offset = IOP13XX_ATU1_PMMR_OFFSET;
  759. iop13xx_atue_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  760. break;
  761. /* IOP13XX_CONTROLLER_ONLY = deasserted
  762. * IOP13XX_INTERFACE_SEL_PCIX = asserted
  763. */
  764. case IOP13XX_CONTROLLER_ONLY:
  765. iop13xx_atux_pmmr_offset = IOP13XX_ATU0_PMMR_OFFSET;
  766. iop13xx_atue_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  767. break;
  768. /* IOP13XX_CONTROLLER_ONLY = asserted
  769. * IOP13XX_INTERFACE_SEL_PCIX = deasserted
  770. */
  771. case IOP13XX_INTERFACE_SEL_PCIX:
  772. iop13xx_atux_pmmr_offset = IOP13XX_ATU1_PMMR_OFFSET;
  773. iop13xx_atue_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  774. break;
  775. /* both deasserted */
  776. case IOP13XX_CONTROLLER_ONLY | IOP13XX_INTERFACE_SEL_PCIX:
  777. iop13xx_atux_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  778. iop13xx_atue_pmmr_offset = IOP13XX_ATU0_PMMR_OFFSET;
  779. break;
  780. default:
  781. BUG();
  782. }
  783. }
  784. void __init iop13xx_atu_select(struct hw_pci *plat_pci)
  785. {
  786. int i;
  787. /* set system defaults
  788. * note: if "iop13xx_init_atu=" is specified this autodetect
  789. * sequence will be bypassed
  790. */
  791. if (init_atu == IOP13XX_INIT_ATU_DEFAULT) {
  792. /* check for single/dual interface */
  793. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX) {
  794. /* ATUE must be present check the device id
  795. * to see if ATUX is present.
  796. */
  797. init_atu |= IOP13XX_INIT_ATU_ATUE;
  798. switch (__raw_readw(IOP13XX_ATUE_DID) & 0xf0) {
  799. case 0x70:
  800. case 0x80:
  801. case 0xc0:
  802. init_atu |= IOP13XX_INIT_ATU_ATUX;
  803. break;
  804. }
  805. } else {
  806. /* ATUX must be present check the device id
  807. * to see if ATUE is present.
  808. */
  809. init_atu |= IOP13XX_INIT_ATU_ATUX;
  810. switch (__raw_readw(IOP13XX_ATUX_DID) & 0xf0) {
  811. case 0x70:
  812. case 0x80:
  813. case 0xc0:
  814. init_atu |= IOP13XX_INIT_ATU_ATUE;
  815. break;
  816. }
  817. }
  818. /* check central resource and root complex capability */
  819. if (init_atu & IOP13XX_INIT_ATU_ATUX)
  820. if (!(__raw_readl(IOP13XX_ATUX_PCSR) &
  821. IOP13XX_ATUX_PCSR_CENTRAL_RES))
  822. init_atu &= ~IOP13XX_INIT_ATU_ATUX;
  823. if (init_atu & IOP13XX_INIT_ATU_ATUE)
  824. if (__raw_readl(IOP13XX_ATUE_PCSR) &
  825. IOP13XX_ATUE_PCSR_END_POINT)
  826. init_atu &= ~IOP13XX_INIT_ATU_ATUE;
  827. }
  828. for (i = 0; i < 2; i++) {
  829. if((init_atu & (1 << i)) == (1 << i))
  830. plat_pci->nr_controllers++;
  831. }
  832. }
  833. void __init iop13xx_pci_init(void)
  834. {
  835. /* clear pre-existing south bridge errors */
  836. __raw_writel(__raw_readl(IOP13XX_XBG_BECSR) & 3, IOP13XX_XBG_BECSR);
  837. /* Setup the Min Address for PCI memory... */
  838. pcibios_min_mem = IOP13XX_PCIX_LOWER_MEM_BA;
  839. /* if Linux is given control of an ATU
  840. * clear out its prior configuration,
  841. * otherwise do not touch the registers
  842. */
  843. if (init_atu & IOP13XX_INIT_ATU_ATUE) {
  844. iop13xx_atue_disable();
  845. iop13xx_atue_setup();
  846. }
  847. if (init_atu & IOP13XX_INIT_ATU_ATUX) {
  848. iop13xx_atux_disable();
  849. iop13xx_atux_setup();
  850. }
  851. hook_fault_code(16+6, iop13xx_pci_abort, SIGBUS, 0,
  852. "imprecise external abort");
  853. }
  854. /* initialize the pci memory space. handle any combination of
  855. * atue and atux enabled/disabled
  856. */
  857. int iop13xx_pci_setup(int nr, struct pci_sys_data *sys)
  858. {
  859. struct resource *res;
  860. int which_atu;
  861. u32 pcixsr, pcsr;
  862. if (nr > 1)
  863. return 0;
  864. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  865. if (!res)
  866. panic("PCI: unable to alloc resources");
  867. /* 'nr' assumptions:
  868. * ATUX is always 0
  869. * ATUE is 1 when ATUX is also enabled
  870. * ATUE is 0 when ATUX is disabled
  871. */
  872. switch(init_atu) {
  873. case IOP13XX_INIT_ATU_ATUX:
  874. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUX;
  875. break;
  876. case IOP13XX_INIT_ATU_ATUE:
  877. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUE;
  878. break;
  879. case (IOP13XX_INIT_ATU_ATUX | IOP13XX_INIT_ATU_ATUE):
  880. which_atu = nr ? IOP13XX_INIT_ATU_ATUE : IOP13XX_INIT_ATU_ATUX;
  881. break;
  882. default:
  883. which_atu = 0;
  884. }
  885. if (!which_atu) {
  886. kfree(res);
  887. return 0;
  888. }
  889. switch(which_atu) {
  890. case IOP13XX_INIT_ATU_ATUX:
  891. pcixsr = __raw_readl(IOP13XX_ATUX_PCIXSR);
  892. pcixsr &= ~0xffff;
  893. pcixsr |= sys->busnr << IOP13XX_ATUX_PCIXSR_BUS_NUM |
  894. 0 << IOP13XX_ATUX_PCIXSR_DEV_NUM |
  895. iop13xx_atu_function(IOP13XX_INIT_ATU_ATUX)
  896. << IOP13XX_ATUX_PCIXSR_FUNC_NUM;
  897. __raw_writel(pcixsr, IOP13XX_ATUX_PCIXSR);
  898. pci_ioremap_io(0, IOP13XX_PCIX_LOWER_IO_PA);
  899. res->start = IOP13XX_PCIX_LOWER_MEM_RA;
  900. res->end = IOP13XX_PCIX_UPPER_MEM_RA;
  901. res->name = "IQ81340 ATUX PCI Memory Space";
  902. res->flags = IORESOURCE_MEM;
  903. sys->mem_offset = IOP13XX_PCIX_MEM_OFFSET;
  904. break;
  905. case IOP13XX_INIT_ATU_ATUE:
  906. /* Note: the function number field in the PCSR is ro */
  907. pcsr = __raw_readl(IOP13XX_ATUE_PCSR);
  908. pcsr &= ~(0xfff8 << 16);
  909. pcsr |= sys->busnr << IOP13XX_ATUE_PCSR_BUS_NUM |
  910. 0 << IOP13XX_ATUE_PCSR_DEV_NUM;
  911. __raw_writel(pcsr, IOP13XX_ATUE_PCSR);
  912. pci_ioremap_io(SZ_64K, IOP13XX_PCIE_LOWER_IO_PA);
  913. res->start = IOP13XX_PCIE_LOWER_MEM_RA;
  914. res->end = IOP13XX_PCIE_UPPER_MEM_RA;
  915. res->name = "IQ81340 ATUE PCI Memory Space";
  916. res->flags = IORESOURCE_MEM;
  917. sys->mem_offset = IOP13XX_PCIE_MEM_OFFSET;
  918. sys->map_irq = iop13xx_pcie_map_irq;
  919. break;
  920. default:
  921. kfree(res);
  922. return 0;
  923. }
  924. request_resource(&iomem_resource, res);
  925. pci_add_resource_offset(&sys->resources, res, sys->mem_offset);
  926. return 1;
  927. }
  928. u16 iop13xx_dev_id(void)
  929. {
  930. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  931. return __raw_readw(IOP13XX_ATUE_DID);
  932. else
  933. return __raw_readw(IOP13XX_ATUX_DID);
  934. }
  935. static int __init iop13xx_init_atu_setup(char *str)
  936. {
  937. init_atu = IOP13XX_INIT_ATU_NONE;
  938. if (str) {
  939. while (*str != '\0') {
  940. switch (*str) {
  941. case 'x':
  942. case 'X':
  943. init_atu |= IOP13XX_INIT_ATU_ATUX;
  944. init_atu &= ~IOP13XX_INIT_ATU_NONE;
  945. break;
  946. case 'e':
  947. case 'E':
  948. init_atu |= IOP13XX_INIT_ATU_ATUE;
  949. init_atu &= ~IOP13XX_INIT_ATU_NONE;
  950. break;
  951. case ',':
  952. case '=':
  953. break;
  954. default:
  955. PRINTK("\"iop13xx_init_atu\" malformed at "
  956. "character: \'%c\'", *str);
  957. *(str + 1) = '\0';
  958. init_atu = IOP13XX_INIT_ATU_DEFAULT;
  959. }
  960. str++;
  961. }
  962. }
  963. return 1;
  964. }
  965. __setup("iop13xx_init_atu", iop13xx_init_atu_setup);