mt-opc.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /* Instruction opcode table for mt.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright (C) 1996-2017 Free Software Foundation, Inc.
  4. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, write to the Free Software Foundation, Inc.,
  15. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  16. */
  17. #include "sysdep.h"
  18. #include "ansidecl.h"
  19. #include "bfd.h"
  20. #include "symcat.h"
  21. #include "mt-desc.h"
  22. #include "mt-opc.h"
  23. #include "libiberty.h"
  24. /* -- opc.c */
  25. #include "safe-ctype.h"
  26. /* Special check to ensure that instruction exists for given machine. */
  27. int
  28. mt_cgen_insn_supported (CGEN_CPU_DESC cd, const CGEN_INSN *insn)
  29. {
  30. int machs = CGEN_INSN_ATTR_VALUE (insn, CGEN_INSN_MACH);
  31. /* No mach attribute? Assume it's supported for all machs. */
  32. if (machs == 0)
  33. return 1;
  34. return ((machs & cd->machs) != 0);
  35. }
  36. /* A better hash function for instruction mnemonics. */
  37. unsigned int
  38. mt_asm_hash (const char* insn)
  39. {
  40. unsigned int hash;
  41. const char* m = insn;
  42. for (hash = 0; *m && ! ISSPACE (*m); m++)
  43. hash = (hash * 23) ^ (0x1F & TOLOWER (*m));
  44. /* printf ("%s %d\n", insn, (hash % CGEN_ASM_HASH_SIZE)); */
  45. return hash % CGEN_ASM_HASH_SIZE;
  46. }
  47. /* -- asm.c */
  48. /* The hash functions are recorded here to help keep assembler code out of
  49. the disassembler and vice versa. */
  50. static int asm_hash_insn_p (const CGEN_INSN *);
  51. static unsigned int asm_hash_insn (const char *);
  52. static int dis_hash_insn_p (const CGEN_INSN *);
  53. static unsigned int dis_hash_insn (const char *, CGEN_INSN_INT);
  54. /* Instruction formats. */
  55. #define F(f) & mt_cgen_ifld_table[MT_##f]
  56. static const CGEN_IFMT ifmt_empty ATTRIBUTE_UNUSED = {
  57. 0, 0, 0x0, { { 0 } }
  58. };
  59. static const CGEN_IFMT ifmt_add ATTRIBUTE_UNUSED = {
  60. 32, 32, 0xff000fff, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_DRRR) }, { F (F_UU12) }, { 0 } }
  61. };
  62. static const CGEN_IFMT ifmt_addi ATTRIBUTE_UNUSED = {
  63. 32, 32, 0xff000000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_DR) }, { F (F_IMM16S) }, { 0 } }
  64. };
  65. static const CGEN_IFMT ifmt_addui ATTRIBUTE_UNUSED = {
  66. 32, 32, 0xff000000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_DR) }, { F (F_IMM16U) }, { 0 } }
  67. };
  68. static const CGEN_IFMT ifmt_nop ATTRIBUTE_UNUSED = {
  69. 32, 32, 0xffffffff, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_UU24) }, { 0 } }
  70. };
  71. static const CGEN_IFMT ifmt_ldui ATTRIBUTE_UNUSED = {
  72. 32, 32, 0xfff00000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_UU4B) }, { F (F_DR) }, { F (F_IMM16U) }, { 0 } }
  73. };
  74. static const CGEN_IFMT ifmt_brlt ATTRIBUTE_UNUSED = {
  75. 32, 32, 0xff000000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_IMM16S) }, { 0 } }
  76. };
  77. static const CGEN_IFMT ifmt_jmp ATTRIBUTE_UNUSED = {
  78. 32, 32, 0xffff0000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_UU4B) }, { F (F_UU4A) }, { F (F_IMM16S) }, { 0 } }
  79. };
  80. static const CGEN_IFMT ifmt_jal ATTRIBUTE_UNUSED = {
  81. 32, 32, 0xff0f0fff, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_UU4A) }, { F (F_DRRR) }, { F (F_UU12) }, { 0 } }
  82. };
  83. static const CGEN_IFMT ifmt_dbnz ATTRIBUTE_UNUSED = {
  84. 32, 32, 0xff0f0000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_UU4A) }, { F (F_IMM16S) }, { 0 } }
  85. };
  86. static const CGEN_IFMT ifmt_ei ATTRIBUTE_UNUSED = {
  87. 32, 32, 0xffffffff, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_UU4B) }, { F (F_UU4A) }, { F (F_UU16) }, { 0 } }
  88. };
  89. static const CGEN_IFMT ifmt_si ATTRIBUTE_UNUSED = {
  90. 32, 32, 0xffff0fff, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_UU4B) }, { F (F_UU4A) }, { F (F_DRRR) }, { F (F_UU12) }, { 0 } }
  91. };
  92. static const CGEN_IFMT ifmt_reti ATTRIBUTE_UNUSED = {
  93. 32, 32, 0xff0fffff, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_UU4A) }, { F (F_UU16) }, { 0 } }
  94. };
  95. static const CGEN_IFMT ifmt_stw ATTRIBUTE_UNUSED = {
  96. 32, 32, 0xff000000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_IMM16S) }, { 0 } }
  97. };
  98. static const CGEN_IFMT ifmt_ldctxt ATTRIBUTE_UNUSED = {
  99. 32, 32, 0xff000e00, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_UU_2_25) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_RC) }, { F (F_RCNUM) }, { F (F_UU_3_11) }, { F (F_CONTNUM) }, { 0 } }
  100. };
  101. static const CGEN_IFMT ifmt_ldfb ATTRIBUTE_UNUSED = {
  102. 32, 32, 0xff000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_UU_2_25) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_IMM16U) }, { 0 } }
  103. };
  104. static const CGEN_IFMT ifmt_fbcb ATTRIBUTE_UNUSED = {
  105. 32, 32, 0xfc00f000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_BALL) }, { F (F_BRC) }, { F (F_UU_4_15) }, { F (F_RC) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  106. };
  107. static const CGEN_IFMT ifmt_mfbcb ATTRIBUTE_UNUSED = {
  108. 32, 32, 0xfc00f000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_UU_4_15) }, { F (F_RC1) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  109. };
  110. static const CGEN_IFMT ifmt_fbcci ATTRIBUTE_UNUSED = {
  111. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_BALL) }, { F (F_BRC) }, { F (F_FBDISP) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  112. };
  113. static const CGEN_IFMT ifmt_mfbcci ATTRIBUTE_UNUSED = {
  114. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_FBDISP) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  115. };
  116. static const CGEN_IFMT ifmt_fbcbdr ATTRIBUTE_UNUSED = {
  117. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_BALL2) }, { F (F_BRC2) }, { F (F_RC1) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  118. };
  119. static const CGEN_IFMT ifmt_rcfbcb ATTRIBUTE_UNUSED = {
  120. 32, 32, 0xfcc08000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_UU_2_23) }, { F (F_TYPE) }, { F (F_BALL) }, { F (F_BRC) }, { F (F_UU_1_15) }, { F (F_ROWNUM) }, { F (F_RC1) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  121. };
  122. static const CGEN_IFMT ifmt_mrcfbcb ATTRIBUTE_UNUSED = {
  123. 32, 32, 0xfcc08000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_UU_2_23) }, { F (F_TYPE) }, { F (F_SR2) }, { F (F_UU_1_15) }, { F (F_ROWNUM) }, { F (F_RC1) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  124. };
  125. static const CGEN_IFMT ifmt_cbcast ATTRIBUTE_UNUSED = {
  126. 32, 32, 0xfc000380, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_MASK) }, { F (F_UU_3_9) }, { F (F_RC2) }, { F (F_CTXDISP) }, { 0 } }
  127. };
  128. static const CGEN_IFMT ifmt_dupcbcast ATTRIBUTE_UNUSED = {
  129. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_MASK) }, { F (F_CELL) }, { F (F_RC2) }, { F (F_CTXDISP) }, { 0 } }
  130. };
  131. static const CGEN_IFMT ifmt_wfbi ATTRIBUTE_UNUSED = {
  132. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_BANKADDR) }, { F (F_ROWNUM1) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  133. };
  134. static const CGEN_IFMT ifmt_wfb ATTRIBUTE_UNUSED = {
  135. 32, 32, 0xff000040, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_UU_2_25) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_FBDISP) }, { F (F_ROWNUM2) }, { F (F_UU_1_6) }, { F (F_CTXDISP) }, { 0 } }
  136. };
  137. static const CGEN_IFMT ifmt_rcrisc ATTRIBUTE_UNUSED = {
  138. 32, 32, 0xfc080000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_UU_1_19) }, { F (F_COLNUM) }, { F (F_DRRR) }, { F (F_RC1) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  139. };
  140. static const CGEN_IFMT ifmt_fbcbinc ATTRIBUTE_UNUSED = {
  141. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RBBC) }, { F (F_SR1) }, { F (F_INCAMT) }, { F (F_RC1) }, { F (F_CBRB) }, { F (F_CELL) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  142. };
  143. static const CGEN_IFMT ifmt_rcxmode ATTRIBUTE_UNUSED = {
  144. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RDA) }, { F (F_WR) }, { F (F_XMODE) }, { F (F_MASK1) }, { F (F_SR2) }, { F (F_FBDISP) }, { F (F_ROWNUM2) }, { F (F_RC2) }, { F (F_CTXDISP) }, { 0 } }
  145. };
  146. static const CGEN_IFMT ifmt_interleaver ATTRIBUTE_UNUSED = {
  147. 32, 32, 0xfc008000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_MODE) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_UU_1_15) }, { F (F_ID) }, { F (F_SIZE) }, { 0 } }
  148. };
  149. static const CGEN_IFMT ifmt_wfbinc ATTRIBUTE_UNUSED = {
  150. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RDA) }, { F (F_WR) }, { F (F_FBINCR) }, { F (F_BALL) }, { F (F_COLNUM) }, { F (F_LENGTH) }, { F (F_ROWNUM1) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  151. };
  152. static const CGEN_IFMT ifmt_mwfbinc ATTRIBUTE_UNUSED = {
  153. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RDA) }, { F (F_WR) }, { F (F_FBINCR) }, { F (F_SR2) }, { F (F_LENGTH) }, { F (F_ROWNUM1) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  154. };
  155. static const CGEN_IFMT ifmt_wfbincr ATTRIBUTE_UNUSED = {
  156. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RDA) }, { F (F_WR) }, { F (F_SR1) }, { F (F_BALL) }, { F (F_COLNUM) }, { F (F_LENGTH) }, { F (F_ROWNUM1) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  157. };
  158. static const CGEN_IFMT ifmt_mwfbincr ATTRIBUTE_UNUSED = {
  159. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_RDA) }, { F (F_WR) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_LENGTH) }, { F (F_ROWNUM1) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  160. };
  161. static const CGEN_IFMT ifmt_fbcbincs ATTRIBUTE_UNUSED = {
  162. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_PERM) }, { F (F_A23) }, { F (F_CR) }, { F (F_CBS) }, { F (F_INCR) }, { F (F_CCB) }, { F (F_CDB) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  163. };
  164. static const CGEN_IFMT ifmt_mfbcbincs ATTRIBUTE_UNUSED = {
  165. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_PERM) }, { F (F_SR1) }, { F (F_CBS) }, { F (F_INCR) }, { F (F_CCB) }, { F (F_CDB) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  166. };
  167. static const CGEN_IFMT ifmt_fbcbincrs ATTRIBUTE_UNUSED = {
  168. 32, 32, 0xfc008000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_PERM) }, { F (F_SR1) }, { F (F_BALL) }, { F (F_COLNUM) }, { F (F_UU_1_15) }, { F (F_CBX) }, { F (F_CCB) }, { F (F_CDB) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  169. };
  170. static const CGEN_IFMT ifmt_mfbcbincrs ATTRIBUTE_UNUSED = {
  171. 32, 32, 0xfc008000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_PERM) }, { F (F_SR1) }, { F (F_SR2) }, { F (F_UU_1_15) }, { F (F_CBX) }, { F (F_CCB) }, { F (F_CDB) }, { F (F_ROWNUM2) }, { F (F_DUP) }, { F (F_CTXDISP) }, { 0 } }
  172. };
  173. static const CGEN_IFMT ifmt_loop ATTRIBUTE_UNUSED = {
  174. 32, 32, 0xff0fff00, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_SR1) }, { F (F_UU4A) }, { F (F_UU8) }, { F (F_LOOPO) }, { 0 } }
  175. };
  176. static const CGEN_IFMT ifmt_loopi ATTRIBUTE_UNUSED = {
  177. 32, 32, 0xff000000, { { F (F_MSYS) }, { F (F_OPC) }, { F (F_IMM) }, { F (F_IMM16L) }, { F (F_LOOPO) }, { 0 } }
  178. };
  179. static const CGEN_IFMT ifmt_dfbc ATTRIBUTE_UNUSED = {
  180. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_CB1SEL) }, { F (F_CB2SEL) }, { F (F_CB1INCR) }, { F (F_CB2INCR) }, { F (F_RC3) }, { F (F_RC2) }, { F (F_CTXDISP) }, { 0 } }
  181. };
  182. static const CGEN_IFMT ifmt_dwfb ATTRIBUTE_UNUSED = {
  183. 32, 32, 0xfc000080, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_CB1SEL) }, { F (F_CB2SEL) }, { F (F_CB1INCR) }, { F (F_CB2INCR) }, { F (F_UU1) }, { F (F_RC2) }, { F (F_CTXDISP) }, { 0 } }
  184. };
  185. static const CGEN_IFMT ifmt_dfbr ATTRIBUTE_UNUSED = {
  186. 32, 32, 0xfc000000, { { F (F_MSYS) }, { F (F_MSOPC) }, { F (F_CB1SEL) }, { F (F_CB2SEL) }, { F (F_SR2) }, { F (F_LENGTH) }, { F (F_ROWNUM1) }, { F (F_ROWNUM2) }, { F (F_RC2) }, { F (F_CTXDISP) }, { 0 } }
  187. };
  188. #undef F
  189. #define A(a) (1 << CGEN_INSN_##a)
  190. #define OPERAND(op) MT_OPERAND_##op
  191. #define MNEM CGEN_SYNTAX_MNEMONIC /* syntax value for mnemonic */
  192. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  193. /* The instruction table. */
  194. static const CGEN_OPCODE mt_cgen_insn_opcode_table[MAX_INSNS] =
  195. {
  196. /* Special null first entry.
  197. A `num' value of zero is thus invalid.
  198. Also, the special `invalid' insn resides here. */
  199. { { 0, 0, 0, 0 }, {{0}}, 0, {0}},
  200. /* add $frdrrr,$frsr1,$frsr2 */
  201. {
  202. { 0, 0, 0, 0 },
  203. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  204. & ifmt_add, { 0x0 }
  205. },
  206. /* addu $frdrrr,$frsr1,$frsr2 */
  207. {
  208. { 0, 0, 0, 0 },
  209. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  210. & ifmt_add, { 0x2000000 }
  211. },
  212. /* addi $frdr,$frsr1,#$imm16 */
  213. {
  214. { 0, 0, 0, 0 },
  215. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  216. & ifmt_addi, { 0x1000000 }
  217. },
  218. /* addui $frdr,$frsr1,#$imm16z */
  219. {
  220. { 0, 0, 0, 0 },
  221. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  222. & ifmt_addui, { 0x3000000 }
  223. },
  224. /* sub $frdrrr,$frsr1,$frsr2 */
  225. {
  226. { 0, 0, 0, 0 },
  227. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  228. & ifmt_add, { 0x4000000 }
  229. },
  230. /* subu $frdrrr,$frsr1,$frsr2 */
  231. {
  232. { 0, 0, 0, 0 },
  233. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  234. & ifmt_add, { 0x6000000 }
  235. },
  236. /* subi $frdr,$frsr1,#$imm16 */
  237. {
  238. { 0, 0, 0, 0 },
  239. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  240. & ifmt_addi, { 0x5000000 }
  241. },
  242. /* subui $frdr,$frsr1,#$imm16z */
  243. {
  244. { 0, 0, 0, 0 },
  245. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  246. & ifmt_addui, { 0x7000000 }
  247. },
  248. /* mul $frdrrr,$frsr1,$frsr2 */
  249. {
  250. { 0, 0, 0, 0 },
  251. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  252. & ifmt_add, { 0x8000000 }
  253. },
  254. /* muli $frdr,$frsr1,#$imm16 */
  255. {
  256. { 0, 0, 0, 0 },
  257. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  258. & ifmt_addi, { 0x9000000 }
  259. },
  260. /* and $frdrrr,$frsr1,$frsr2 */
  261. {
  262. { 0, 0, 0, 0 },
  263. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  264. & ifmt_add, { 0x10000000 }
  265. },
  266. /* andi $frdr,$frsr1,#$imm16z */
  267. {
  268. { 0, 0, 0, 0 },
  269. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  270. & ifmt_addui, { 0x11000000 }
  271. },
  272. /* or $frdrrr,$frsr1,$frsr2 */
  273. {
  274. { 0, 0, 0, 0 },
  275. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  276. & ifmt_add, { 0x12000000 }
  277. },
  278. /* nop */
  279. {
  280. { 0, 0, 0, 0 },
  281. { { MNEM, 0 } },
  282. & ifmt_nop, { 0x12000000 }
  283. },
  284. /* ori $frdr,$frsr1,#$imm16z */
  285. {
  286. { 0, 0, 0, 0 },
  287. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  288. & ifmt_addui, { 0x13000000 }
  289. },
  290. /* xor $frdrrr,$frsr1,$frsr2 */
  291. {
  292. { 0, 0, 0, 0 },
  293. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  294. & ifmt_add, { 0x14000000 }
  295. },
  296. /* xori $frdr,$frsr1,#$imm16z */
  297. {
  298. { 0, 0, 0, 0 },
  299. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  300. & ifmt_addui, { 0x15000000 }
  301. },
  302. /* nand $frdrrr,$frsr1,$frsr2 */
  303. {
  304. { 0, 0, 0, 0 },
  305. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  306. & ifmt_add, { 0x16000000 }
  307. },
  308. /* nandi $frdr,$frsr1,#$imm16z */
  309. {
  310. { 0, 0, 0, 0 },
  311. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  312. & ifmt_addui, { 0x17000000 }
  313. },
  314. /* nor $frdrrr,$frsr1,$frsr2 */
  315. {
  316. { 0, 0, 0, 0 },
  317. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  318. & ifmt_add, { 0x18000000 }
  319. },
  320. /* nori $frdr,$frsr1,#$imm16z */
  321. {
  322. { 0, 0, 0, 0 },
  323. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  324. & ifmt_addui, { 0x19000000 }
  325. },
  326. /* xnor $frdrrr,$frsr1,$frsr2 */
  327. {
  328. { 0, 0, 0, 0 },
  329. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  330. & ifmt_add, { 0x1a000000 }
  331. },
  332. /* xnori $frdr,$frsr1,#$imm16z */
  333. {
  334. { 0, 0, 0, 0 },
  335. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16Z), 0 } },
  336. & ifmt_addui, { 0x1b000000 }
  337. },
  338. /* ldui $frdr,#$imm16z */
  339. {
  340. { 0, 0, 0, 0 },
  341. { { MNEM, ' ', OP (FRDR), ',', '#', OP (IMM16Z), 0 } },
  342. & ifmt_ldui, { 0x1d000000 }
  343. },
  344. /* lsl $frdrrr,$frsr1,$frsr2 */
  345. {
  346. { 0, 0, 0, 0 },
  347. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  348. & ifmt_add, { 0x20000000 }
  349. },
  350. /* lsli $frdr,$frsr1,#$imm16 */
  351. {
  352. { 0, 0, 0, 0 },
  353. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  354. & ifmt_addi, { 0x21000000 }
  355. },
  356. /* lsr $frdrrr,$frsr1,$frsr2 */
  357. {
  358. { 0, 0, 0, 0 },
  359. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  360. & ifmt_add, { 0x22000000 }
  361. },
  362. /* lsri $frdr,$frsr1,#$imm16 */
  363. {
  364. { 0, 0, 0, 0 },
  365. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  366. & ifmt_addi, { 0x23000000 }
  367. },
  368. /* asr $frdrrr,$frsr1,$frsr2 */
  369. {
  370. { 0, 0, 0, 0 },
  371. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), ',', OP (FRSR2), 0 } },
  372. & ifmt_add, { 0x24000000 }
  373. },
  374. /* asri $frdr,$frsr1,#$imm16 */
  375. {
  376. { 0, 0, 0, 0 },
  377. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  378. & ifmt_addi, { 0x25000000 }
  379. },
  380. /* brlt $frsr1,$frsr2,$imm16o */
  381. {
  382. { 0, 0, 0, 0 },
  383. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', OP (IMM16O), 0 } },
  384. & ifmt_brlt, { 0x31000000 }
  385. },
  386. /* brle $frsr1,$frsr2,$imm16o */
  387. {
  388. { 0, 0, 0, 0 },
  389. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', OP (IMM16O), 0 } },
  390. & ifmt_brlt, { 0x33000000 }
  391. },
  392. /* breq $frsr1,$frsr2,$imm16o */
  393. {
  394. { 0, 0, 0, 0 },
  395. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', OP (IMM16O), 0 } },
  396. & ifmt_brlt, { 0x35000000 }
  397. },
  398. /* brne $frsr1,$frsr2,$imm16o */
  399. {
  400. { 0, 0, 0, 0 },
  401. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', OP (IMM16O), 0 } },
  402. & ifmt_brlt, { 0x3b000000 }
  403. },
  404. /* jmp $imm16o */
  405. {
  406. { 0, 0, 0, 0 },
  407. { { MNEM, ' ', OP (IMM16O), 0 } },
  408. & ifmt_jmp, { 0x37000000 }
  409. },
  410. /* jal $frdrrr,$frsr1 */
  411. {
  412. { 0, 0, 0, 0 },
  413. { { MNEM, ' ', OP (FRDRRR), ',', OP (FRSR1), 0 } },
  414. & ifmt_jal, { 0x38000000 }
  415. },
  416. /* dbnz $frsr1,$imm16o */
  417. {
  418. { 0, 0, 0, 0 },
  419. { { MNEM, ' ', OP (FRSR1), ',', OP (IMM16O), 0 } },
  420. & ifmt_dbnz, { 0x3d000000 }
  421. },
  422. /* ei */
  423. {
  424. { 0, 0, 0, 0 },
  425. { { MNEM, 0 } },
  426. & ifmt_ei, { 0x60000000 }
  427. },
  428. /* di */
  429. {
  430. { 0, 0, 0, 0 },
  431. { { MNEM, 0 } },
  432. & ifmt_ei, { 0x62000000 }
  433. },
  434. /* si $frdrrr */
  435. {
  436. { 0, 0, 0, 0 },
  437. { { MNEM, ' ', OP (FRDRRR), 0 } },
  438. & ifmt_si, { 0x64000000 }
  439. },
  440. /* reti $frsr1 */
  441. {
  442. { 0, 0, 0, 0 },
  443. { { MNEM, ' ', OP (FRSR1), 0 } },
  444. & ifmt_reti, { 0x66000000 }
  445. },
  446. /* ldw $frdr,$frsr1,#$imm16 */
  447. {
  448. { 0, 0, 0, 0 },
  449. { { MNEM, ' ', OP (FRDR), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  450. & ifmt_addi, { 0x41000000 }
  451. },
  452. /* stw $frsr2,$frsr1,#$imm16 */
  453. {
  454. { 0, 0, 0, 0 },
  455. { { MNEM, ' ', OP (FRSR2), ',', OP (FRSR1), ',', '#', OP (IMM16), 0 } },
  456. & ifmt_stw, { 0x43000000 }
  457. },
  458. /* break */
  459. {
  460. { 0, 0, 0, 0 },
  461. { { MNEM, 0 } },
  462. & ifmt_nop, { 0x68000000 }
  463. },
  464. /* iflush */
  465. {
  466. { 0, 0, 0, 0 },
  467. { { MNEM, 0 } },
  468. & ifmt_nop, { 0x6a000000 }
  469. },
  470. /* ldctxt $frsr1,$frsr2,#$rc,#$rcnum,#$contnum */
  471. {
  472. { 0, 0, 0, 0 },
  473. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', '#', OP (RC), ',', '#', OP (RCNUM), ',', '#', OP (CONTNUM), 0 } },
  474. & ifmt_ldctxt, { 0x80000000 }
  475. },
  476. /* ldfb $frsr1,$frsr2,#$imm16z */
  477. {
  478. { 0, 0, 0, 0 },
  479. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', '#', OP (IMM16Z), 0 } },
  480. & ifmt_ldfb, { 0x84000000 }
  481. },
  482. /* stfb $frsr1,$frsr2,#$imm16z */
  483. {
  484. { 0, 0, 0, 0 },
  485. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', '#', OP (IMM16Z), 0 } },
  486. & ifmt_ldfb, { 0x88000000 }
  487. },
  488. /* fbcb $frsr1,#$rbbc,#$ball,#$brc,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  489. {
  490. { 0, 0, 0, 0 },
  491. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', '#', OP (BALL), ',', '#', OP (BRC), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  492. & ifmt_fbcb, { 0x8c000000 }
  493. },
  494. /* mfbcb $frsr1,#$rbbc,$frsr2,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  495. {
  496. { 0, 0, 0, 0 },
  497. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', OP (FRSR2), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  498. & ifmt_mfbcb, { 0x90000000 }
  499. },
  500. /* fbcci $frsr1,#$rbbc,#$ball,#$brc,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  501. {
  502. { 0, 0, 0, 0 },
  503. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', '#', OP (BALL), ',', '#', OP (BRC), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  504. & ifmt_fbcci, { 0x94000000 }
  505. },
  506. /* fbrci $frsr1,#$rbbc,#$ball,#$brc,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  507. {
  508. { 0, 0, 0, 0 },
  509. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', '#', OP (BALL), ',', '#', OP (BRC), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  510. & ifmt_fbcci, { 0x98000000 }
  511. },
  512. /* fbcri $frsr1,#$rbbc,#$ball,#$brc,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  513. {
  514. { 0, 0, 0, 0 },
  515. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', '#', OP (BALL), ',', '#', OP (BRC), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  516. & ifmt_fbcci, { 0x9c000000 }
  517. },
  518. /* fbrri $frsr1,#$rbbc,#$ball,#$brc,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  519. {
  520. { 0, 0, 0, 0 },
  521. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', '#', OP (BALL), ',', '#', OP (BRC), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  522. & ifmt_fbcci, { 0xa0000000 }
  523. },
  524. /* mfbcci $frsr1,#$rbbc,$frsr2,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  525. {
  526. { 0, 0, 0, 0 },
  527. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', OP (FRSR2), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  528. & ifmt_mfbcci, { 0xa4000000 }
  529. },
  530. /* mfbrci $frsr1,#$rbbc,$frsr2,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  531. {
  532. { 0, 0, 0, 0 },
  533. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', OP (FRSR2), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  534. & ifmt_mfbcci, { 0xa8000000 }
  535. },
  536. /* mfbcri $frsr1,#$rbbc,$frsr2,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  537. {
  538. { 0, 0, 0, 0 },
  539. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', OP (FRSR2), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  540. & ifmt_mfbcci, { 0xac000000 }
  541. },
  542. /* mfbrri $frsr1,#$rbbc,$frsr2,#$fbdisp,#$cell,#$dup,#$ctxdisp */
  543. {
  544. { 0, 0, 0, 0 },
  545. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', OP (FRSR2), ',', '#', OP (FBDISP), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  546. & ifmt_mfbcci, { 0xb0000000 }
  547. },
  548. /* fbcbdr $frsr1,#$rbbc,$frsr2,#$ball2,#$brc2,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  549. {
  550. { 0, 0, 0, 0 },
  551. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', OP (FRSR2), ',', '#', OP (BALL2), ',', '#', OP (BRC2), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  552. & ifmt_fbcbdr, { 0xb4000000 }
  553. },
  554. /* rcfbcb #$rbbc,#$type,#$ball,#$brc,#$rownum,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  555. {
  556. { 0, 0, 0, 0 },
  557. { { MNEM, ' ', '#', OP (RBBC), ',', '#', OP (TYPE), ',', '#', OP (BALL), ',', '#', OP (BRC), ',', '#', OP (ROWNUM), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  558. & ifmt_rcfbcb, { 0xb8000000 }
  559. },
  560. /* mrcfbcb $frsr2,#$rbbc,#$type,#$rownum,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  561. {
  562. { 0, 0, 0, 0 },
  563. { { MNEM, ' ', OP (FRSR2), ',', '#', OP (RBBC), ',', '#', OP (TYPE), ',', '#', OP (ROWNUM), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  564. & ifmt_mrcfbcb, { 0xbc000000 }
  565. },
  566. /* cbcast #$mask,#$rc2,#$ctxdisp */
  567. {
  568. { 0, 0, 0, 0 },
  569. { { MNEM, ' ', '#', OP (MASK), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  570. & ifmt_cbcast, { 0xc0000000 }
  571. },
  572. /* dupcbcast #$mask,#$cell,#$rc2,#$ctxdisp */
  573. {
  574. { 0, 0, 0, 0 },
  575. { { MNEM, ' ', '#', OP (MASK), ',', '#', OP (CELL), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  576. & ifmt_dupcbcast, { 0xc4000000 }
  577. },
  578. /* wfbi #$bankaddr,#$rownum1,#$cell,#$dup,#$ctxdisp */
  579. {
  580. { 0, 0, 0, 0 },
  581. { { MNEM, ' ', '#', OP (BANKADDR), ',', '#', OP (ROWNUM1), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  582. & ifmt_wfbi, { 0xc8000000 }
  583. },
  584. /* wfb $frsr1,$frsr2,#$fbdisp,#$rownum2,#$ctxdisp */
  585. {
  586. { 0, 0, 0, 0 },
  587. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', '#', OP (FBDISP), ',', '#', OP (ROWNUM2), ',', '#', OP (CTXDISP), 0 } },
  588. & ifmt_wfb, { 0xcc000000 }
  589. },
  590. /* rcrisc $frdrrr,#$rbbc,$frsr1,#$colnum,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  591. {
  592. { 0, 0, 0, 0 },
  593. { { MNEM, ' ', OP (FRDRRR), ',', '#', OP (RBBC), ',', OP (FRSR1), ',', '#', OP (COLNUM), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  594. & ifmt_rcrisc, { 0xd0000000 }
  595. },
  596. /* fbcbinc $frsr1,#$rbbc,#$incamt,#$rc1,#$cbrb,#$cell,#$dup,#$ctxdisp */
  597. {
  598. { 0, 0, 0, 0 },
  599. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RBBC), ',', '#', OP (INCAMT), ',', '#', OP (RC1), ',', '#', OP (CBRB), ',', '#', OP (CELL), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  600. & ifmt_fbcbinc, { 0xd4000000 }
  601. },
  602. /* rcxmode $frsr2,#$rda,#$wr,#$xmode,#$mask1,#$fbdisp,#$rownum2,#$rc2,#$ctxdisp */
  603. {
  604. { 0, 0, 0, 0 },
  605. { { MNEM, ' ', OP (FRSR2), ',', '#', OP (RDA), ',', '#', OP (WR), ',', '#', OP (XMODE), ',', '#', OP (MASK1), ',', '#', OP (FBDISP), ',', '#', OP (ROWNUM2), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  606. & ifmt_rcxmode, { 0xd8000000 }
  607. },
  608. /* intlvr $frsr1,#$mode,$frsr2,#$id,#$size */
  609. {
  610. { 0, 0, 0, 0 },
  611. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (MODE), ',', OP (FRSR2), ',', '#', OP (ID), ',', '#', OP (SIZE), 0 } },
  612. & ifmt_interleaver, { 0xdc000000 }
  613. },
  614. /* wfbinc #$rda,#$wr,#$fbincr,#$ball,#$colnum,#$length,#$rownum1,#$rownum2,#$dup,#$ctxdisp */
  615. {
  616. { 0, 0, 0, 0 },
  617. { { MNEM, ' ', '#', OP (RDA), ',', '#', OP (WR), ',', '#', OP (FBINCR), ',', '#', OP (BALL), ',', '#', OP (COLNUM), ',', '#', OP (LENGTH), ',', '#', OP (ROWNUM1), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  618. & ifmt_wfbinc, { 0xe0000000 }
  619. },
  620. /* mwfbinc $frsr2,#$rda,#$wr,#$fbincr,#$length,#$rownum1,#$rownum2,#$dup,#$ctxdisp */
  621. {
  622. { 0, 0, 0, 0 },
  623. { { MNEM, ' ', OP (FRSR2), ',', '#', OP (RDA), ',', '#', OP (WR), ',', '#', OP (FBINCR), ',', '#', OP (LENGTH), ',', '#', OP (ROWNUM1), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  624. & ifmt_mwfbinc, { 0xe4000000 }
  625. },
  626. /* wfbincr $frsr1,#$rda,#$wr,#$ball,#$colnum,#$length,#$rownum1,#$rownum2,#$dup,#$ctxdisp */
  627. {
  628. { 0, 0, 0, 0 },
  629. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (RDA), ',', '#', OP (WR), ',', '#', OP (BALL), ',', '#', OP (COLNUM), ',', '#', OP (LENGTH), ',', '#', OP (ROWNUM1), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  630. & ifmt_wfbincr, { 0xe8000000 }
  631. },
  632. /* mwfbincr $frsr1,$frsr2,#$rda,#$wr,#$length,#$rownum1,#$rownum2,#$dup,#$ctxdisp */
  633. {
  634. { 0, 0, 0, 0 },
  635. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', '#', OP (RDA), ',', '#', OP (WR), ',', '#', OP (LENGTH), ',', '#', OP (ROWNUM1), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  636. & ifmt_mwfbincr, { 0xec000000 }
  637. },
  638. /* fbcbincs #$perm,#$a23,#$cr,#$cbs,#$incr,#$ccb,#$cdb,#$rownum2,#$dup,#$ctxdisp */
  639. {
  640. { 0, 0, 0, 0 },
  641. { { MNEM, ' ', '#', OP (PERM), ',', '#', OP (A23), ',', '#', OP (CR), ',', '#', OP (CBS), ',', '#', OP (INCR), ',', '#', OP (CCB), ',', '#', OP (CDB), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  642. & ifmt_fbcbincs, { 0xf0000000 }
  643. },
  644. /* mfbcbincs $frsr1,#$perm,#$cbs,#$incr,#$ccb,#$cdb,#$rownum2,#$dup,#$ctxdisp */
  645. {
  646. { 0, 0, 0, 0 },
  647. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (PERM), ',', '#', OP (CBS), ',', '#', OP (INCR), ',', '#', OP (CCB), ',', '#', OP (CDB), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  648. & ifmt_mfbcbincs, { 0xf4000000 }
  649. },
  650. /* fbcbincrs $frsr1,#$perm,#$ball,#$colnum,#$cbx,#$ccb,#$cdb,#$rownum2,#$dup,#$ctxdisp */
  651. {
  652. { 0, 0, 0, 0 },
  653. { { MNEM, ' ', OP (FRSR1), ',', '#', OP (PERM), ',', '#', OP (BALL), ',', '#', OP (COLNUM), ',', '#', OP (CBX), ',', '#', OP (CCB), ',', '#', OP (CDB), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  654. & ifmt_fbcbincrs, { 0xf8000000 }
  655. },
  656. /* mfbcbincrs $frsr1,$frsr2,#$perm,#$cbx,#$ccb,#$cdb,#$rownum2,#$dup,#$ctxdisp */
  657. {
  658. { 0, 0, 0, 0 },
  659. { { MNEM, ' ', OP (FRSR1), ',', OP (FRSR2), ',', '#', OP (PERM), ',', '#', OP (CBX), ',', '#', OP (CCB), ',', '#', OP (CDB), ',', '#', OP (ROWNUM2), ',', '#', OP (DUP), ',', '#', OP (CTXDISP), 0 } },
  660. & ifmt_mfbcbincrs, { 0xfc000000 }
  661. },
  662. /* loop $frsr1,$loopsize */
  663. {
  664. { 0, 0, 0, 0 },
  665. { { MNEM, ' ', OP (FRSR1), ',', OP (LOOPSIZE), 0 } },
  666. & ifmt_loop, { 0x3e000000 }
  667. },
  668. /* loopi #$imm16l,$loopsize */
  669. {
  670. { 0, 0, 0, 0 },
  671. { { MNEM, ' ', '#', OP (IMM16L), ',', OP (LOOPSIZE), 0 } },
  672. & ifmt_loopi, { 0x3f000000 }
  673. },
  674. /* dfbc #$cb1sel,#$cb2sel,#$cb1incr,#$cb2incr,#$rc3,#$rc2,#$ctxdisp */
  675. {
  676. { 0, 0, 0, 0 },
  677. { { MNEM, ' ', '#', OP (CB1SEL), ',', '#', OP (CB2SEL), ',', '#', OP (CB1INCR), ',', '#', OP (CB2INCR), ',', '#', OP (RC3), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  678. & ifmt_dfbc, { 0x80000000 }
  679. },
  680. /* dwfb #$cb1sel,#$cb2sel,#$cb1incr,#$cb2incr,#$rc2,#$ctxdisp */
  681. {
  682. { 0, 0, 0, 0 },
  683. { { MNEM, ' ', '#', OP (CB1SEL), ',', '#', OP (CB2SEL), ',', '#', OP (CB1INCR), ',', '#', OP (CB2INCR), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  684. & ifmt_dwfb, { 0x84000000 }
  685. },
  686. /* fbwfb #$cb1sel,#$cb2sel,#$cb1incr,#$cb2incr,#$rc3,#$rc2,#$ctxdisp */
  687. {
  688. { 0, 0, 0, 0 },
  689. { { MNEM, ' ', '#', OP (CB1SEL), ',', '#', OP (CB2SEL), ',', '#', OP (CB1INCR), ',', '#', OP (CB2INCR), ',', '#', OP (RC3), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  690. & ifmt_dfbc, { 0x88000000 }
  691. },
  692. /* dfbr #$cb1sel,#$cb2sel,$frsr2,#$length,#$rownum1,#$rownum2,#$rc2,#$ctxdisp */
  693. {
  694. { 0, 0, 0, 0 },
  695. { { MNEM, ' ', '#', OP (CB1SEL), ',', '#', OP (CB2SEL), ',', OP (FRSR2), ',', '#', OP (LENGTH), ',', '#', OP (ROWNUM1), ',', '#', OP (ROWNUM2), ',', '#', OP (RC2), ',', '#', OP (CTXDISP), 0 } },
  696. & ifmt_dfbr, { 0x8c000000 }
  697. },
  698. };
  699. #undef A
  700. #undef OPERAND
  701. #undef MNEM
  702. #undef OP
  703. /* Formats for ALIAS macro-insns. */
  704. #define F(f) & mt_cgen_ifld_table[MT_##f]
  705. #undef F
  706. /* Each non-simple macro entry points to an array of expansion possibilities. */
  707. #define A(a) (1 << CGEN_INSN_##a)
  708. #define OPERAND(op) MT_OPERAND_##op
  709. #define MNEM CGEN_SYNTAX_MNEMONIC /* syntax value for mnemonic */
  710. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  711. /* The macro instruction table. */
  712. static const CGEN_IBASE mt_cgen_macro_insn_table[] =
  713. {
  714. };
  715. /* The macro instruction opcode table. */
  716. static const CGEN_OPCODE mt_cgen_macro_insn_opcode_table[] =
  717. {
  718. };
  719. #undef A
  720. #undef OPERAND
  721. #undef MNEM
  722. #undef OP
  723. #ifndef CGEN_ASM_HASH_P
  724. #define CGEN_ASM_HASH_P(insn) 1
  725. #endif
  726. #ifndef CGEN_DIS_HASH_P
  727. #define CGEN_DIS_HASH_P(insn) 1
  728. #endif
  729. /* Return non-zero if INSN is to be added to the hash table.
  730. Targets are free to override CGEN_{ASM,DIS}_HASH_P in the .opc file. */
  731. static int
  732. asm_hash_insn_p (const CGEN_INSN *insn ATTRIBUTE_UNUSED)
  733. {
  734. return CGEN_ASM_HASH_P (insn);
  735. }
  736. static int
  737. dis_hash_insn_p (const CGEN_INSN *insn)
  738. {
  739. /* If building the hash table and the NO-DIS attribute is present,
  740. ignore. */
  741. if (CGEN_INSN_ATTR_VALUE (insn, CGEN_INSN_NO_DIS))
  742. return 0;
  743. return CGEN_DIS_HASH_P (insn);
  744. }
  745. #ifndef CGEN_ASM_HASH
  746. #define CGEN_ASM_HASH_SIZE 127
  747. #ifdef CGEN_MNEMONIC_OPERANDS
  748. #define CGEN_ASM_HASH(mnem) (*(unsigned char *) (mnem) % CGEN_ASM_HASH_SIZE)
  749. #else
  750. #define CGEN_ASM_HASH(mnem) (*(unsigned char *) (mnem) % CGEN_ASM_HASH_SIZE) /*FIXME*/
  751. #endif
  752. #endif
  753. /* It doesn't make much sense to provide a default here,
  754. but while this is under development we do.
  755. BUFFER is a pointer to the bytes of the insn, target order.
  756. VALUE is the first base_insn_bitsize bits as an int in host order. */
  757. #ifndef CGEN_DIS_HASH
  758. #define CGEN_DIS_HASH_SIZE 256
  759. #define CGEN_DIS_HASH(buf, value) (*(unsigned char *) (buf))
  760. #endif
  761. /* The result is the hash value of the insn.
  762. Targets are free to override CGEN_{ASM,DIS}_HASH in the .opc file. */
  763. static unsigned int
  764. asm_hash_insn (const char *mnem)
  765. {
  766. return CGEN_ASM_HASH (mnem);
  767. }
  768. /* BUF is a pointer to the bytes of the insn, target order.
  769. VALUE is the first base_insn_bitsize bits as an int in host order. */
  770. static unsigned int
  771. dis_hash_insn (const char *buf ATTRIBUTE_UNUSED,
  772. CGEN_INSN_INT value ATTRIBUTE_UNUSED)
  773. {
  774. return CGEN_DIS_HASH (buf, value);
  775. }
  776. /* Set the recorded length of the insn in the CGEN_FIELDS struct. */
  777. static void
  778. set_fields_bitsize (CGEN_FIELDS *fields, int size)
  779. {
  780. CGEN_FIELDS_BITSIZE (fields) = size;
  781. }
  782. /* Function to call before using the operand instance table.
  783. This plugs the opcode entries and macro instructions into the cpu table. */
  784. void
  785. mt_cgen_init_opcode_table (CGEN_CPU_DESC cd)
  786. {
  787. int i;
  788. int num_macros = (sizeof (mt_cgen_macro_insn_table) /
  789. sizeof (mt_cgen_macro_insn_table[0]));
  790. const CGEN_IBASE *ib = & mt_cgen_macro_insn_table[0];
  791. const CGEN_OPCODE *oc = & mt_cgen_macro_insn_opcode_table[0];
  792. CGEN_INSN *insns = xmalloc (num_macros * sizeof (CGEN_INSN));
  793. /* This test has been added to avoid a warning generated
  794. if memset is called with a third argument of value zero. */
  795. if (num_macros >= 1)
  796. memset (insns, 0, num_macros * sizeof (CGEN_INSN));
  797. for (i = 0; i < num_macros; ++i)
  798. {
  799. insns[i].base = &ib[i];
  800. insns[i].opcode = &oc[i];
  801. mt_cgen_build_insn_regex (& insns[i]);
  802. }
  803. cd->macro_insn_table.init_entries = insns;
  804. cd->macro_insn_table.entry_size = sizeof (CGEN_IBASE);
  805. cd->macro_insn_table.num_init_entries = num_macros;
  806. oc = & mt_cgen_insn_opcode_table[0];
  807. insns = (CGEN_INSN *) cd->insn_table.init_entries;
  808. for (i = 0; i < MAX_INSNS; ++i)
  809. {
  810. insns[i].opcode = &oc[i];
  811. mt_cgen_build_insn_regex (& insns[i]);
  812. }
  813. cd->sizeof_fields = sizeof (CGEN_FIELDS);
  814. cd->set_fields_bitsize = set_fields_bitsize;
  815. cd->asm_hash_p = asm_hash_insn_p;
  816. cd->asm_hash = asm_hash_insn;
  817. cd->asm_hash_size = CGEN_ASM_HASH_SIZE;
  818. cd->dis_hash_p = dis_hash_insn_p;
  819. cd->dis_hash = dis_hash_insn;
  820. cd->dis_hash_size = CGEN_DIS_HASH_SIZE;
  821. }