iq2000-desc.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183
  1. /* CPU data for iq2000.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright (C) 1996-2017 Free Software Foundation, Inc.
  4. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, write to the Free Software Foundation, Inc.,
  15. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  16. */
  17. #include "sysdep.h"
  18. #include <stdio.h>
  19. #include <stdarg.h>
  20. #include "ansidecl.h"
  21. #include "bfd.h"
  22. #include "symcat.h"
  23. #include "iq2000-desc.h"
  24. #include "iq2000-opc.h"
  25. #include "opintl.h"
  26. #include "libiberty.h"
  27. #include "xregex.h"
  28. /* Attributes. */
  29. static const CGEN_ATTR_ENTRY bool_attr[] =
  30. {
  31. { "#f", 0 },
  32. { "#t", 1 },
  33. { 0, 0 }
  34. };
  35. static const CGEN_ATTR_ENTRY MACH_attr[] ATTRIBUTE_UNUSED =
  36. {
  37. { "base", MACH_BASE },
  38. { "iq2000", MACH_IQ2000 },
  39. { "iq10", MACH_IQ10 },
  40. { "max", MACH_MAX },
  41. { 0, 0 }
  42. };
  43. static const CGEN_ATTR_ENTRY ISA_attr[] ATTRIBUTE_UNUSED =
  44. {
  45. { "iq2000", ISA_IQ2000 },
  46. { "max", ISA_MAX },
  47. { 0, 0 }
  48. };
  49. const CGEN_ATTR_TABLE iq2000_cgen_ifield_attr_table[] =
  50. {
  51. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  52. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  53. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  54. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  55. { "RESERVED", &bool_attr[0], &bool_attr[0] },
  56. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  57. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  58. { 0, 0, 0 }
  59. };
  60. const CGEN_ATTR_TABLE iq2000_cgen_hardware_attr_table[] =
  61. {
  62. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  63. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  64. { "CACHE-ADDR", &bool_attr[0], &bool_attr[0] },
  65. { "PC", &bool_attr[0], &bool_attr[0] },
  66. { "PROFILE", &bool_attr[0], &bool_attr[0] },
  67. { 0, 0, 0 }
  68. };
  69. const CGEN_ATTR_TABLE iq2000_cgen_operand_attr_table[] =
  70. {
  71. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  72. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  73. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  74. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  75. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  76. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  77. { "NEGATIVE", &bool_attr[0], &bool_attr[0] },
  78. { "RELAX", &bool_attr[0], &bool_attr[0] },
  79. { "SEM-ONLY", &bool_attr[0], &bool_attr[0] },
  80. { 0, 0, 0 }
  81. };
  82. const CGEN_ATTR_TABLE iq2000_cgen_insn_attr_table[] =
  83. {
  84. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  85. { "ALIAS", &bool_attr[0], &bool_attr[0] },
  86. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  87. { "UNCOND-CTI", &bool_attr[0], &bool_attr[0] },
  88. { "COND-CTI", &bool_attr[0], &bool_attr[0] },
  89. { "SKIP-CTI", &bool_attr[0], &bool_attr[0] },
  90. { "DELAY-SLOT", &bool_attr[0], &bool_attr[0] },
  91. { "RELAXABLE", &bool_attr[0], &bool_attr[0] },
  92. { "RELAXED", &bool_attr[0], &bool_attr[0] },
  93. { "NO-DIS", &bool_attr[0], &bool_attr[0] },
  94. { "PBB", &bool_attr[0], &bool_attr[0] },
  95. { "YIELD-INSN", &bool_attr[0], &bool_attr[0] },
  96. { "LOAD-DELAY", &bool_attr[0], &bool_attr[0] },
  97. { "EVEN-REG-NUM", &bool_attr[0], &bool_attr[0] },
  98. { "UNSUPPORTED", &bool_attr[0], &bool_attr[0] },
  99. { "USES-RD", &bool_attr[0], &bool_attr[0] },
  100. { "USES-RS", &bool_attr[0], &bool_attr[0] },
  101. { "USES-RT", &bool_attr[0], &bool_attr[0] },
  102. { "USES-R31", &bool_attr[0], &bool_attr[0] },
  103. { 0, 0, 0 }
  104. };
  105. /* Instruction set variants. */
  106. static const CGEN_ISA iq2000_cgen_isa_table[] = {
  107. { "iq2000", 32, 32, 32, 32 },
  108. { 0, 0, 0, 0, 0 }
  109. };
  110. /* Machine variants. */
  111. static const CGEN_MACH iq2000_cgen_mach_table[] = {
  112. { "iq2000", "iq2000", MACH_IQ2000, 0 },
  113. { "iq10", "iq10", MACH_IQ10, 0 },
  114. { 0, 0, 0, 0 }
  115. };
  116. static CGEN_KEYWORD_ENTRY iq2000_cgen_opval_gr_names_entries[] =
  117. {
  118. { "r0", 0, {0, {{{0, 0}}}}, 0, 0 },
  119. { "%0", 0, {0, {{{0, 0}}}}, 0, 0 },
  120. { "r1", 1, {0, {{{0, 0}}}}, 0, 0 },
  121. { "%1", 1, {0, {{{0, 0}}}}, 0, 0 },
  122. { "r2", 2, {0, {{{0, 0}}}}, 0, 0 },
  123. { "%2", 2, {0, {{{0, 0}}}}, 0, 0 },
  124. { "r3", 3, {0, {{{0, 0}}}}, 0, 0 },
  125. { "%3", 3, {0, {{{0, 0}}}}, 0, 0 },
  126. { "r4", 4, {0, {{{0, 0}}}}, 0, 0 },
  127. { "%4", 4, {0, {{{0, 0}}}}, 0, 0 },
  128. { "r5", 5, {0, {{{0, 0}}}}, 0, 0 },
  129. { "%5", 5, {0, {{{0, 0}}}}, 0, 0 },
  130. { "r6", 6, {0, {{{0, 0}}}}, 0, 0 },
  131. { "%6", 6, {0, {{{0, 0}}}}, 0, 0 },
  132. { "r7", 7, {0, {{{0, 0}}}}, 0, 0 },
  133. { "%7", 7, {0, {{{0, 0}}}}, 0, 0 },
  134. { "r8", 8, {0, {{{0, 0}}}}, 0, 0 },
  135. { "%8", 8, {0, {{{0, 0}}}}, 0, 0 },
  136. { "r9", 9, {0, {{{0, 0}}}}, 0, 0 },
  137. { "%9", 9, {0, {{{0, 0}}}}, 0, 0 },
  138. { "r10", 10, {0, {{{0, 0}}}}, 0, 0 },
  139. { "%10", 10, {0, {{{0, 0}}}}, 0, 0 },
  140. { "r11", 11, {0, {{{0, 0}}}}, 0, 0 },
  141. { "%11", 11, {0, {{{0, 0}}}}, 0, 0 },
  142. { "r12", 12, {0, {{{0, 0}}}}, 0, 0 },
  143. { "%12", 12, {0, {{{0, 0}}}}, 0, 0 },
  144. { "r13", 13, {0, {{{0, 0}}}}, 0, 0 },
  145. { "%13", 13, {0, {{{0, 0}}}}, 0, 0 },
  146. { "r14", 14, {0, {{{0, 0}}}}, 0, 0 },
  147. { "%14", 14, {0, {{{0, 0}}}}, 0, 0 },
  148. { "r15", 15, {0, {{{0, 0}}}}, 0, 0 },
  149. { "%15", 15, {0, {{{0, 0}}}}, 0, 0 },
  150. { "r16", 16, {0, {{{0, 0}}}}, 0, 0 },
  151. { "%16", 16, {0, {{{0, 0}}}}, 0, 0 },
  152. { "r17", 17, {0, {{{0, 0}}}}, 0, 0 },
  153. { "%17", 17, {0, {{{0, 0}}}}, 0, 0 },
  154. { "r18", 18, {0, {{{0, 0}}}}, 0, 0 },
  155. { "%18", 18, {0, {{{0, 0}}}}, 0, 0 },
  156. { "r19", 19, {0, {{{0, 0}}}}, 0, 0 },
  157. { "%19", 19, {0, {{{0, 0}}}}, 0, 0 },
  158. { "r20", 20, {0, {{{0, 0}}}}, 0, 0 },
  159. { "%20", 20, {0, {{{0, 0}}}}, 0, 0 },
  160. { "r21", 21, {0, {{{0, 0}}}}, 0, 0 },
  161. { "%21", 21, {0, {{{0, 0}}}}, 0, 0 },
  162. { "r22", 22, {0, {{{0, 0}}}}, 0, 0 },
  163. { "%22", 22, {0, {{{0, 0}}}}, 0, 0 },
  164. { "r23", 23, {0, {{{0, 0}}}}, 0, 0 },
  165. { "%23", 23, {0, {{{0, 0}}}}, 0, 0 },
  166. { "r24", 24, {0, {{{0, 0}}}}, 0, 0 },
  167. { "%24", 24, {0, {{{0, 0}}}}, 0, 0 },
  168. { "r25", 25, {0, {{{0, 0}}}}, 0, 0 },
  169. { "%25", 25, {0, {{{0, 0}}}}, 0, 0 },
  170. { "r26", 26, {0, {{{0, 0}}}}, 0, 0 },
  171. { "%26", 26, {0, {{{0, 0}}}}, 0, 0 },
  172. { "r27", 27, {0, {{{0, 0}}}}, 0, 0 },
  173. { "%27", 27, {0, {{{0, 0}}}}, 0, 0 },
  174. { "r28", 28, {0, {{{0, 0}}}}, 0, 0 },
  175. { "%28", 28, {0, {{{0, 0}}}}, 0, 0 },
  176. { "r29", 29, {0, {{{0, 0}}}}, 0, 0 },
  177. { "%29", 29, {0, {{{0, 0}}}}, 0, 0 },
  178. { "r30", 30, {0, {{{0, 0}}}}, 0, 0 },
  179. { "%30", 30, {0, {{{0, 0}}}}, 0, 0 },
  180. { "r31", 31, {0, {{{0, 0}}}}, 0, 0 },
  181. { "%31", 31, {0, {{{0, 0}}}}, 0, 0 }
  182. };
  183. CGEN_KEYWORD iq2000_cgen_opval_gr_names =
  184. {
  185. & iq2000_cgen_opval_gr_names_entries[0],
  186. 64,
  187. 0, 0, 0, 0, ""
  188. };
  189. /* The hardware table. */
  190. #define A(a) (1 << CGEN_HW_##a)
  191. const CGEN_HW_ENTRY iq2000_cgen_hw_table[] =
  192. {
  193. { "h-memory", HW_H_MEMORY, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  194. { "h-sint", HW_H_SINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  195. { "h-uint", HW_H_UINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  196. { "h-addr", HW_H_ADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  197. { "h-iaddr", HW_H_IADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  198. { "h-pc", HW_H_PC, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(PC), { { { (1<<MACH_BASE), 0 } } } } },
  199. { "h-gr", HW_H_GR, CGEN_ASM_KEYWORD, (PTR) & iq2000_cgen_opval_gr_names, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  200. { 0, 0, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } }
  201. };
  202. #undef A
  203. /* The instruction field table. */
  204. #define A(a) (1 << CGEN_IFLD_##a)
  205. const CGEN_IFLD iq2000_cgen_ifld_table[] =
  206. {
  207. { IQ2000_F_NIL, "f-nil", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  208. { IQ2000_F_ANYOF, "f-anyof", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  209. { IQ2000_F_OPCODE, "f-opcode", 0, 32, 31, 6, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  210. { IQ2000_F_RS, "f-rs", 0, 32, 25, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  211. { IQ2000_F_RT, "f-rt", 0, 32, 20, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  212. { IQ2000_F_RD, "f-rd", 0, 32, 15, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  213. { IQ2000_F_SHAMT, "f-shamt", 0, 32, 10, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  214. { IQ2000_F_CP_OP, "f-cp-op", 0, 32, 10, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  215. { IQ2000_F_CP_OP_10, "f-cp-op-10", 0, 32, 10, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  216. { IQ2000_F_CP_GRP, "f-cp-grp", 0, 32, 7, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  217. { IQ2000_F_FUNC, "f-func", 0, 32, 5, 6, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  218. { IQ2000_F_IMM, "f-imm", 0, 32, 15, 16, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  219. { IQ2000_F_RD_RS, "f-rd-rs", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  220. { IQ2000_F_RD_RT, "f-rd-rt", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  221. { IQ2000_F_RT_RS, "f-rt-rs", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  222. { IQ2000_F_JTARG, "f-jtarg", 0, 32, 15, 16, { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  223. { IQ2000_F_JTARGQ10, "f-jtargq10", 0, 32, 20, 21, { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  224. { IQ2000_F_OFFSET, "f-offset", 0, 32, 15, 16, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  225. { IQ2000_F_COUNT, "f-count", 0, 32, 15, 7, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  226. { IQ2000_F_BYTECOUNT, "f-bytecount", 0, 32, 7, 8, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  227. { IQ2000_F_INDEX, "f-index", 0, 32, 8, 9, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  228. { IQ2000_F_MASK, "f-mask", 0, 32, 9, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  229. { IQ2000_F_MASKQ10, "f-maskq10", 0, 32, 10, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  230. { IQ2000_F_MASKL, "f-maskl", 0, 32, 4, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  231. { IQ2000_F_EXCODE, "f-excode", 0, 32, 25, 20, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  232. { IQ2000_F_RSRVD, "f-rsrvd", 0, 32, 25, 10, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  233. { IQ2000_F_10_11, "f-10-11", 0, 32, 10, 11, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  234. { IQ2000_F_24_19, "f-24-19", 0, 32, 24, 19, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  235. { IQ2000_F_5, "f-5", 0, 32, 5, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  236. { IQ2000_F_10, "f-10", 0, 32, 10, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  237. { IQ2000_F_25, "f-25", 0, 32, 25, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  238. { IQ2000_F_CAM_Z, "f-cam-z", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  239. { IQ2000_F_CAM_Y, "f-cam-y", 0, 32, 2, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  240. { IQ2000_F_CM_3FUNC, "f-cm-3func", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  241. { IQ2000_F_CM_4FUNC, "f-cm-4func", 0, 32, 5, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  242. { IQ2000_F_CM_3Z, "f-cm-3z", 0, 32, 1, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  243. { IQ2000_F_CM_4Z, "f-cm-4z", 0, 32, 2, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  244. { 0, 0, 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } }
  245. };
  246. #undef A
  247. /* multi ifield declarations */
  248. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RS_MULTI_IFIELD [];
  249. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RT_MULTI_IFIELD [];
  250. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RT_RS_MULTI_IFIELD [];
  251. /* multi ifield definitions */
  252. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RS_MULTI_IFIELD [] =
  253. {
  254. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RD] } },
  255. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  256. { 0, { (const PTR) 0 } }
  257. };
  258. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RT_MULTI_IFIELD [] =
  259. {
  260. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RD] } },
  261. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  262. { 0, { (const PTR) 0 } }
  263. };
  264. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RT_RS_MULTI_IFIELD [] =
  265. {
  266. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  267. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  268. { 0, { (const PTR) 0 } }
  269. };
  270. /* The operand table. */
  271. #define A(a) (1 << CGEN_OPERAND_##a)
  272. #define OPERAND(op) IQ2000_OPERAND_##op
  273. const CGEN_OPERAND iq2000_cgen_operand_table[] =
  274. {
  275. /* pc: program counter */
  276. { "pc", IQ2000_OPERAND_PC, HW_H_PC, 0, 0,
  277. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_NIL] } },
  278. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  279. /* rs: register Rs */
  280. { "rs", IQ2000_OPERAND_RS, HW_H_GR, 25, 5,
  281. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  282. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  283. /* rt: register Rt */
  284. { "rt", IQ2000_OPERAND_RT, HW_H_GR, 20, 5,
  285. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  286. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  287. /* rd: register Rd */
  288. { "rd", IQ2000_OPERAND_RD, HW_H_GR, 15, 5,
  289. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RD] } },
  290. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  291. /* rd-rs: register Rd from Rs */
  292. { "rd-rs", IQ2000_OPERAND_RD_RS, HW_H_GR, 15, 10,
  293. { 2, { (const PTR) &IQ2000_F_RD_RS_MULTI_IFIELD[0] } },
  294. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  295. /* rd-rt: register Rd from Rt */
  296. { "rd-rt", IQ2000_OPERAND_RD_RT, HW_H_GR, 15, 10,
  297. { 2, { (const PTR) &IQ2000_F_RD_RT_MULTI_IFIELD[0] } },
  298. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  299. /* rt-rs: register Rt from Rs */
  300. { "rt-rs", IQ2000_OPERAND_RT_RS, HW_H_GR, 20, 10,
  301. { 2, { (const PTR) &IQ2000_F_RT_RS_MULTI_IFIELD[0] } },
  302. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  303. /* shamt: shift amount */
  304. { "shamt", IQ2000_OPERAND_SHAMT, HW_H_UINT, 10, 5,
  305. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_SHAMT] } },
  306. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  307. /* imm: immediate */
  308. { "imm", IQ2000_OPERAND_IMM, HW_H_UINT, 15, 16,
  309. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  310. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  311. /* offset: pc-relative offset */
  312. { "offset", IQ2000_OPERAND_OFFSET, HW_H_IADDR, 15, 16,
  313. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_OFFSET] } },
  314. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  315. /* baseoff: base register offset */
  316. { "baseoff", IQ2000_OPERAND_BASEOFF, HW_H_IADDR, 15, 16,
  317. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  318. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  319. /* jmptarg: jump target */
  320. { "jmptarg", IQ2000_OPERAND_JMPTARG, HW_H_IADDR, 15, 16,
  321. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_JTARG] } },
  322. { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  323. /* mask: mask */
  324. { "mask", IQ2000_OPERAND_MASK, HW_H_UINT, 9, 4,
  325. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_MASK] } },
  326. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  327. /* maskq10: iq10 mask */
  328. { "maskq10", IQ2000_OPERAND_MASKQ10, HW_H_UINT, 10, 5,
  329. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_MASKQ10] } },
  330. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  331. /* maskl: mask left */
  332. { "maskl", IQ2000_OPERAND_MASKL, HW_H_UINT, 4, 5,
  333. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_MASKL] } },
  334. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  335. /* count: count */
  336. { "count", IQ2000_OPERAND_COUNT, HW_H_UINT, 15, 7,
  337. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_COUNT] } },
  338. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  339. /* _index: index */
  340. { "_index", IQ2000_OPERAND__INDEX, HW_H_UINT, 8, 9,
  341. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_INDEX] } },
  342. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  343. /* execode: execcode */
  344. { "execode", IQ2000_OPERAND_EXECODE, HW_H_UINT, 25, 20,
  345. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_EXCODE] } },
  346. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  347. /* bytecount: byte count */
  348. { "bytecount", IQ2000_OPERAND_BYTECOUNT, HW_H_UINT, 7, 8,
  349. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_BYTECOUNT] } },
  350. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  351. /* cam-y: cam global opn y */
  352. { "cam-y", IQ2000_OPERAND_CAM_Y, HW_H_UINT, 2, 3,
  353. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CAM_Y] } },
  354. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  355. /* cam-z: cam global mask z */
  356. { "cam-z", IQ2000_OPERAND_CAM_Z, HW_H_UINT, 5, 3,
  357. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CAM_Z] } },
  358. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  359. /* cm-3func: CM 3 bit fn field */
  360. { "cm-3func", IQ2000_OPERAND_CM_3FUNC, HW_H_UINT, 5, 3,
  361. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_3FUNC] } },
  362. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  363. /* cm-4func: CM 4 bit fn field */
  364. { "cm-4func", IQ2000_OPERAND_CM_4FUNC, HW_H_UINT, 5, 4,
  365. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_4FUNC] } },
  366. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  367. /* cm-3z: CM 3 bit Z field */
  368. { "cm-3z", IQ2000_OPERAND_CM_3Z, HW_H_UINT, 1, 2,
  369. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_3Z] } },
  370. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  371. /* cm-4z: CM 4 bit Z field */
  372. { "cm-4z", IQ2000_OPERAND_CM_4Z, HW_H_UINT, 2, 3,
  373. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_4Z] } },
  374. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  375. /* base: base register */
  376. { "base", IQ2000_OPERAND_BASE, HW_H_GR, 25, 5,
  377. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  378. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  379. /* maskr: mask right */
  380. { "maskr", IQ2000_OPERAND_MASKR, HW_H_UINT, 25, 5,
  381. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  382. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  383. /* bitnum: bit number */
  384. { "bitnum", IQ2000_OPERAND_BITNUM, HW_H_UINT, 20, 5,
  385. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  386. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  387. /* hi16: high 16 bit immediate */
  388. { "hi16", IQ2000_OPERAND_HI16, HW_H_UINT, 15, 16,
  389. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  390. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  391. /* lo16: 16 bit signed immediate, for low */
  392. { "lo16", IQ2000_OPERAND_LO16, HW_H_UINT, 15, 16,
  393. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  394. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  395. /* mlo16: negated 16 bit signed immediate */
  396. { "mlo16", IQ2000_OPERAND_MLO16, HW_H_UINT, 15, 16,
  397. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  398. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  399. /* jmptargq10: iq10 21-bit jump offset */
  400. { "jmptargq10", IQ2000_OPERAND_JMPTARGQ10, HW_H_IADDR, 20, 21,
  401. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_JTARGQ10] } },
  402. { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  403. /* sentinel */
  404. { 0, 0, 0, 0, 0,
  405. { 0, { (const PTR) 0 } },
  406. { 0, { { { (1<<MACH_BASE), 0 } } } } }
  407. };
  408. #undef A
  409. /* The instruction table. */
  410. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  411. #define A(a) (1 << CGEN_INSN_##a)
  412. static const CGEN_IBASE iq2000_cgen_insn_table[MAX_INSNS] =
  413. {
  414. /* Special null first entry.
  415. A `num' value of zero is thus invalid.
  416. Also, the special `invalid' insn resides here. */
  417. { 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  418. /* add ${rd-rs},$rt */
  419. {
  420. -1, "add2", "add", 32,
  421. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  422. },
  423. /* add $rd,$rs,$rt */
  424. {
  425. IQ2000_INSN_ADD, "add", "add", 32,
  426. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  427. },
  428. /* addi ${rt-rs},$lo16 */
  429. {
  430. -1, "addi2", "addi", 32,
  431. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  432. },
  433. /* addi $rt,$rs,$lo16 */
  434. {
  435. IQ2000_INSN_ADDI, "addi", "addi", 32,
  436. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  437. },
  438. /* addiu ${rt-rs},$lo16 */
  439. {
  440. -1, "addiu2", "addiu", 32,
  441. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  442. },
  443. /* addiu $rt,$rs,$lo16 */
  444. {
  445. IQ2000_INSN_ADDIU, "addiu", "addiu", 32,
  446. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  447. },
  448. /* addu ${rd-rs},$rt */
  449. {
  450. -1, "addu2", "addu", 32,
  451. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  452. },
  453. /* addu $rd,$rs,$rt */
  454. {
  455. IQ2000_INSN_ADDU, "addu", "addu", 32,
  456. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  457. },
  458. /* ado16 ${rd-rs},$rt */
  459. {
  460. -1, "ado162", "ado16", 32,
  461. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  462. },
  463. /* ado16 $rd,$rs,$rt */
  464. {
  465. IQ2000_INSN_ADO16, "ado16", "ado16", 32,
  466. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  467. },
  468. /* and ${rd-rs},$rt */
  469. {
  470. -1, "and2", "and", 32,
  471. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  472. },
  473. /* and $rd,$rs,$rt */
  474. {
  475. IQ2000_INSN_AND, "and", "and", 32,
  476. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  477. },
  478. /* andi ${rt-rs},$lo16 */
  479. {
  480. -1, "andi2", "andi", 32,
  481. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  482. },
  483. /* andi $rt,$rs,$lo16 */
  484. {
  485. IQ2000_INSN_ANDI, "andi", "andi", 32,
  486. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  487. },
  488. /* andoi ${rt-rs},$lo16 */
  489. {
  490. -1, "andoi2", "andoi", 32,
  491. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  492. },
  493. /* andoi $rt,$rs,$lo16 */
  494. {
  495. IQ2000_INSN_ANDOI, "andoi", "andoi", 32,
  496. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  497. },
  498. /* nor ${rd-rs},$rt */
  499. {
  500. -1, "nor2", "nor", 32,
  501. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  502. },
  503. /* nor $rd,$rs,$rt */
  504. {
  505. IQ2000_INSN_NOR, "nor", "nor", 32,
  506. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  507. },
  508. /* or ${rd-rs},$rt */
  509. {
  510. -1, "or2", "or", 32,
  511. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  512. },
  513. /* or $rd,$rs,$rt */
  514. {
  515. IQ2000_INSN_OR, "or", "or", 32,
  516. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  517. },
  518. /* ori ${rt-rs},$lo16 */
  519. {
  520. -1, "ori2", "ori", 32,
  521. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  522. },
  523. /* ori $rt,$rs,$lo16 */
  524. {
  525. IQ2000_INSN_ORI, "ori", "ori", 32,
  526. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  527. },
  528. /* ram $rd,$rt,$shamt,$maskl,$maskr */
  529. {
  530. IQ2000_INSN_RAM, "ram", "ram", 32,
  531. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  532. },
  533. /* sll $rd,$rt,$shamt */
  534. {
  535. IQ2000_INSN_SLL, "sll", "sll", 32,
  536. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  537. },
  538. /* sllv ${rd-rt},$rs */
  539. {
  540. -1, "sllv2", "sllv", 32,
  541. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  542. },
  543. /* sllv $rd,$rt,$rs */
  544. {
  545. IQ2000_INSN_SLLV, "sllv", "sllv", 32,
  546. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  547. },
  548. /* slmv ${rd-rt},$rs,$shamt */
  549. {
  550. -1, "slmv2", "slmv", 32,
  551. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  552. },
  553. /* slmv $rd,$rt,$rs,$shamt */
  554. {
  555. IQ2000_INSN_SLMV, "slmv", "slmv", 32,
  556. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  557. },
  558. /* slt ${rd-rs},$rt */
  559. {
  560. -1, "slt2", "slt", 32,
  561. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  562. },
  563. /* slt $rd,$rs,$rt */
  564. {
  565. IQ2000_INSN_SLT, "slt", "slt", 32,
  566. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  567. },
  568. /* slti ${rt-rs},$imm */
  569. {
  570. -1, "slti2", "slti", 32,
  571. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  572. },
  573. /* slti $rt,$rs,$imm */
  574. {
  575. IQ2000_INSN_SLTI, "slti", "slti", 32,
  576. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  577. },
  578. /* sltiu ${rt-rs},$imm */
  579. {
  580. -1, "sltiu2", "sltiu", 32,
  581. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  582. },
  583. /* sltiu $rt,$rs,$imm */
  584. {
  585. IQ2000_INSN_SLTIU, "sltiu", "sltiu", 32,
  586. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  587. },
  588. /* sltu ${rd-rs},$rt */
  589. {
  590. -1, "sltu2", "sltu", 32,
  591. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  592. },
  593. /* sltu $rd,$rs,$rt */
  594. {
  595. IQ2000_INSN_SLTU, "sltu", "sltu", 32,
  596. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  597. },
  598. /* sra ${rd-rt},$shamt */
  599. {
  600. -1, "sra2", "sra", 32,
  601. { 0|A(USES_RT)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  602. },
  603. /* sra $rd,$rt,$shamt */
  604. {
  605. IQ2000_INSN_SRA, "sra", "sra", 32,
  606. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  607. },
  608. /* srav ${rd-rt},$rs */
  609. {
  610. -1, "srav2", "srav", 32,
  611. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  612. },
  613. /* srav $rd,$rt,$rs */
  614. {
  615. IQ2000_INSN_SRAV, "srav", "srav", 32,
  616. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  617. },
  618. /* srl $rd,$rt,$shamt */
  619. {
  620. IQ2000_INSN_SRL, "srl", "srl", 32,
  621. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  622. },
  623. /* srlv ${rd-rt},$rs */
  624. {
  625. -1, "srlv2", "srlv", 32,
  626. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  627. },
  628. /* srlv $rd,$rt,$rs */
  629. {
  630. IQ2000_INSN_SRLV, "srlv", "srlv", 32,
  631. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  632. },
  633. /* srmv ${rd-rt},$rs,$shamt */
  634. {
  635. -1, "srmv2", "srmv", 32,
  636. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  637. },
  638. /* srmv $rd,$rt,$rs,$shamt */
  639. {
  640. IQ2000_INSN_SRMV, "srmv", "srmv", 32,
  641. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  642. },
  643. /* sub ${rd-rs},$rt */
  644. {
  645. -1, "sub2", "sub", 32,
  646. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  647. },
  648. /* sub $rd,$rs,$rt */
  649. {
  650. IQ2000_INSN_SUB, "sub", "sub", 32,
  651. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  652. },
  653. /* subu ${rd-rs},$rt */
  654. {
  655. -1, "subu2", "subu", 32,
  656. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  657. },
  658. /* subu $rd,$rs,$rt */
  659. {
  660. IQ2000_INSN_SUBU, "subu", "subu", 32,
  661. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  662. },
  663. /* xor ${rd-rs},$rt */
  664. {
  665. -1, "xor2", "xor", 32,
  666. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  667. },
  668. /* xor $rd,$rs,$rt */
  669. {
  670. IQ2000_INSN_XOR, "xor", "xor", 32,
  671. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  672. },
  673. /* xori ${rt-rs},$lo16 */
  674. {
  675. -1, "xori2", "xori", 32,
  676. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  677. },
  678. /* xori $rt,$rs,$lo16 */
  679. {
  680. IQ2000_INSN_XORI, "xori", "xori", 32,
  681. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  682. },
  683. /* bbi $rs($bitnum),$offset */
  684. {
  685. IQ2000_INSN_BBI, "bbi", "bbi", 32,
  686. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  687. },
  688. /* bbin $rs($bitnum),$offset */
  689. {
  690. IQ2000_INSN_BBIN, "bbin", "bbin", 32,
  691. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  692. },
  693. /* bbv $rs,$rt,$offset */
  694. {
  695. IQ2000_INSN_BBV, "bbv", "bbv", 32,
  696. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  697. },
  698. /* bbvn $rs,$rt,$offset */
  699. {
  700. IQ2000_INSN_BBVN, "bbvn", "bbvn", 32,
  701. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  702. },
  703. /* beq $rs,$rt,$offset */
  704. {
  705. IQ2000_INSN_BEQ, "beq", "beq", 32,
  706. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  707. },
  708. /* beql $rs,$rt,$offset */
  709. {
  710. IQ2000_INSN_BEQL, "beql", "beql", 32,
  711. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  712. },
  713. /* bgez $rs,$offset */
  714. {
  715. IQ2000_INSN_BGEZ, "bgez", "bgez", 32,
  716. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  717. },
  718. /* bgezal $rs,$offset */
  719. {
  720. IQ2000_INSN_BGEZAL, "bgezal", "bgezal", 32,
  721. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  722. },
  723. /* bgezall $rs,$offset */
  724. {
  725. IQ2000_INSN_BGEZALL, "bgezall", "bgezall", 32,
  726. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  727. },
  728. /* bgezl $rs,$offset */
  729. {
  730. IQ2000_INSN_BGEZL, "bgezl", "bgezl", 32,
  731. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  732. },
  733. /* bltz $rs,$offset */
  734. {
  735. IQ2000_INSN_BLTZ, "bltz", "bltz", 32,
  736. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  737. },
  738. /* bltzl $rs,$offset */
  739. {
  740. IQ2000_INSN_BLTZL, "bltzl", "bltzl", 32,
  741. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  742. },
  743. /* bltzal $rs,$offset */
  744. {
  745. IQ2000_INSN_BLTZAL, "bltzal", "bltzal", 32,
  746. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  747. },
  748. /* bltzall $rs,$offset */
  749. {
  750. IQ2000_INSN_BLTZALL, "bltzall", "bltzall", 32,
  751. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  752. },
  753. /* bmb0 $rs,$rt,$offset */
  754. {
  755. IQ2000_INSN_BMB0, "bmb0", "bmb0", 32,
  756. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  757. },
  758. /* bmb1 $rs,$rt,$offset */
  759. {
  760. IQ2000_INSN_BMB1, "bmb1", "bmb1", 32,
  761. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  762. },
  763. /* bmb2 $rs,$rt,$offset */
  764. {
  765. IQ2000_INSN_BMB2, "bmb2", "bmb2", 32,
  766. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  767. },
  768. /* bmb3 $rs,$rt,$offset */
  769. {
  770. IQ2000_INSN_BMB3, "bmb3", "bmb3", 32,
  771. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  772. },
  773. /* bne $rs,$rt,$offset */
  774. {
  775. IQ2000_INSN_BNE, "bne", "bne", 32,
  776. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  777. },
  778. /* bnel $rs,$rt,$offset */
  779. {
  780. IQ2000_INSN_BNEL, "bnel", "bnel", 32,
  781. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  782. },
  783. /* jalr $rd,$rs */
  784. {
  785. IQ2000_INSN_JALR, "jalr", "jalr", 32,
  786. { 0|A(USES_RS)|A(USES_RD)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  787. },
  788. /* jr $rs */
  789. {
  790. IQ2000_INSN_JR, "jr", "jr", 32,
  791. { 0|A(USES_RS)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  792. },
  793. /* lb $rt,$lo16($base) */
  794. {
  795. IQ2000_INSN_LB, "lb", "lb", 32,
  796. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  797. },
  798. /* lbu $rt,$lo16($base) */
  799. {
  800. IQ2000_INSN_LBU, "lbu", "lbu", 32,
  801. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  802. },
  803. /* lh $rt,$lo16($base) */
  804. {
  805. IQ2000_INSN_LH, "lh", "lh", 32,
  806. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  807. },
  808. /* lhu $rt,$lo16($base) */
  809. {
  810. IQ2000_INSN_LHU, "lhu", "lhu", 32,
  811. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  812. },
  813. /* lui $rt,$hi16 */
  814. {
  815. IQ2000_INSN_LUI, "lui", "lui", 32,
  816. { 0|A(USES_RT), { { { (1<<MACH_BASE), 0 } } } }
  817. },
  818. /* lw $rt,$lo16($base) */
  819. {
  820. IQ2000_INSN_LW, "lw", "lw", 32,
  821. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  822. },
  823. /* sb $rt,$lo16($base) */
  824. {
  825. IQ2000_INSN_SB, "sb", "sb", 32,
  826. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  827. },
  828. /* sh $rt,$lo16($base) */
  829. {
  830. IQ2000_INSN_SH, "sh", "sh", 32,
  831. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  832. },
  833. /* sw $rt,$lo16($base) */
  834. {
  835. IQ2000_INSN_SW, "sw", "sw", 32,
  836. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  837. },
  838. /* break */
  839. {
  840. IQ2000_INSN_BREAK, "break", "break", 32,
  841. { 0, { { { (1<<MACH_BASE), 0 } } } }
  842. },
  843. /* syscall */
  844. {
  845. IQ2000_INSN_SYSCALL, "syscall", "syscall", 32,
  846. { 0|A(YIELD_INSN), { { { (1<<MACH_BASE), 0 } } } }
  847. },
  848. /* andoui $rt,$rs,$hi16 */
  849. {
  850. IQ2000_INSN_ANDOUI, "andoui", "andoui", 32,
  851. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ2000), 0 } } } }
  852. },
  853. /* andoui ${rt-rs},$hi16 */
  854. {
  855. -1, "andoui2", "andoui", 32,
  856. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ2000), 0 } } } }
  857. },
  858. /* orui ${rt-rs},$hi16 */
  859. {
  860. -1, "orui2", "orui", 32,
  861. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ2000), 0 } } } }
  862. },
  863. /* orui $rt,$rs,$hi16 */
  864. {
  865. IQ2000_INSN_ORUI, "orui", "orui", 32,
  866. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ2000), 0 } } } }
  867. },
  868. /* bgtz $rs,$offset */
  869. {
  870. IQ2000_INSN_BGTZ, "bgtz", "bgtz", 32,
  871. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  872. },
  873. /* bgtzl $rs,$offset */
  874. {
  875. IQ2000_INSN_BGTZL, "bgtzl", "bgtzl", 32,
  876. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  877. },
  878. /* blez $rs,$offset */
  879. {
  880. IQ2000_INSN_BLEZ, "blez", "blez", 32,
  881. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  882. },
  883. /* blezl $rs,$offset */
  884. {
  885. IQ2000_INSN_BLEZL, "blezl", "blezl", 32,
  886. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  887. },
  888. /* mrgb $rd,$rs,$rt,$mask */
  889. {
  890. IQ2000_INSN_MRGB, "mrgb", "mrgb", 32,
  891. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  892. },
  893. /* mrgb ${rd-rs},$rt,$mask */
  894. {
  895. -1, "mrgb2", "mrgb", 32,
  896. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ2000), 0 } } } }
  897. },
  898. /* bctxt $rs,$offset */
  899. {
  900. IQ2000_INSN_BCTXT, "bctxt", "bctxt", 32,
  901. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  902. },
  903. /* bc0f $offset */
  904. {
  905. IQ2000_INSN_BC0F, "bc0f", "bc0f", 32,
  906. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  907. },
  908. /* bc0fl $offset */
  909. {
  910. IQ2000_INSN_BC0FL, "bc0fl", "bc0fl", 32,
  911. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  912. },
  913. /* bc3f $offset */
  914. {
  915. IQ2000_INSN_BC3F, "bc3f", "bc3f", 32,
  916. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  917. },
  918. /* bc3fl $offset */
  919. {
  920. IQ2000_INSN_BC3FL, "bc3fl", "bc3fl", 32,
  921. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  922. },
  923. /* bc0t $offset */
  924. {
  925. IQ2000_INSN_BC0T, "bc0t", "bc0t", 32,
  926. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  927. },
  928. /* bc0tl $offset */
  929. {
  930. IQ2000_INSN_BC0TL, "bc0tl", "bc0tl", 32,
  931. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  932. },
  933. /* bc3t $offset */
  934. {
  935. IQ2000_INSN_BC3T, "bc3t", "bc3t", 32,
  936. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  937. },
  938. /* bc3tl $offset */
  939. {
  940. IQ2000_INSN_BC3TL, "bc3tl", "bc3tl", 32,
  941. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  942. },
  943. /* cfc0 $rt,$rd */
  944. {
  945. IQ2000_INSN_CFC0, "cfc0", "cfc0", 32,
  946. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  947. },
  948. /* cfc1 $rt,$rd */
  949. {
  950. IQ2000_INSN_CFC1, "cfc1", "cfc1", 32,
  951. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  952. },
  953. /* cfc2 $rt,$rd */
  954. {
  955. IQ2000_INSN_CFC2, "cfc2", "cfc2", 32,
  956. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  957. },
  958. /* cfc3 $rt,$rd */
  959. {
  960. IQ2000_INSN_CFC3, "cfc3", "cfc3", 32,
  961. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  962. },
  963. /* chkhdr $rd,$rt */
  964. {
  965. IQ2000_INSN_CHKHDR, "chkhdr", "chkhdr", 32,
  966. { 0|A(YIELD_INSN)|A(USES_RD)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  967. },
  968. /* ctc0 $rt,$rd */
  969. {
  970. IQ2000_INSN_CTC0, "ctc0", "ctc0", 32,
  971. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  972. },
  973. /* ctc1 $rt,$rd */
  974. {
  975. IQ2000_INSN_CTC1, "ctc1", "ctc1", 32,
  976. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  977. },
  978. /* ctc2 $rt,$rd */
  979. {
  980. IQ2000_INSN_CTC2, "ctc2", "ctc2", 32,
  981. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  982. },
  983. /* ctc3 $rt,$rd */
  984. {
  985. IQ2000_INSN_CTC3, "ctc3", "ctc3", 32,
  986. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  987. },
  988. /* jcr $rs */
  989. {
  990. IQ2000_INSN_JCR, "jcr", "jcr", 32,
  991. { 0|A(USES_RS)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  992. },
  993. /* luc32 $rt,$rd */
  994. {
  995. IQ2000_INSN_LUC32, "luc32", "luc32", 32,
  996. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  997. },
  998. /* luc32l $rt,$rd */
  999. {
  1000. IQ2000_INSN_LUC32L, "luc32l", "luc32l", 32,
  1001. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1002. },
  1003. /* luc64 $rt,$rd */
  1004. {
  1005. IQ2000_INSN_LUC64, "luc64", "luc64", 32,
  1006. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1007. },
  1008. /* luc64l $rt,$rd */
  1009. {
  1010. IQ2000_INSN_LUC64L, "luc64l", "luc64l", 32,
  1011. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1012. },
  1013. /* luk $rt,$rd */
  1014. {
  1015. IQ2000_INSN_LUK, "luk", "luk", 32,
  1016. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1017. },
  1018. /* lulck $rt */
  1019. {
  1020. IQ2000_INSN_LULCK, "lulck", "lulck", 32,
  1021. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1022. },
  1023. /* lum32 $rt,$rd */
  1024. {
  1025. IQ2000_INSN_LUM32, "lum32", "lum32", 32,
  1026. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1027. },
  1028. /* lum32l $rt,$rd */
  1029. {
  1030. IQ2000_INSN_LUM32L, "lum32l", "lum32l", 32,
  1031. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1032. },
  1033. /* lum64 $rt,$rd */
  1034. {
  1035. IQ2000_INSN_LUM64, "lum64", "lum64", 32,
  1036. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1037. },
  1038. /* lum64l $rt,$rd */
  1039. {
  1040. IQ2000_INSN_LUM64L, "lum64l", "lum64l", 32,
  1041. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1042. },
  1043. /* lur $rt,$rd */
  1044. {
  1045. IQ2000_INSN_LUR, "lur", "lur", 32,
  1046. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1047. },
  1048. /* lurl $rt,$rd */
  1049. {
  1050. IQ2000_INSN_LURL, "lurl", "lurl", 32,
  1051. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1052. },
  1053. /* luulck $rt */
  1054. {
  1055. IQ2000_INSN_LUULCK, "luulck", "luulck", 32,
  1056. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1057. },
  1058. /* mfc0 $rt,$rd */
  1059. {
  1060. IQ2000_INSN_MFC0, "mfc0", "mfc0", 32,
  1061. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1062. },
  1063. /* mfc1 $rt,$rd */
  1064. {
  1065. IQ2000_INSN_MFC1, "mfc1", "mfc1", 32,
  1066. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1067. },
  1068. /* mfc2 $rt,$rd */
  1069. {
  1070. IQ2000_INSN_MFC2, "mfc2", "mfc2", 32,
  1071. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1072. },
  1073. /* mfc3 $rt,$rd */
  1074. {
  1075. IQ2000_INSN_MFC3, "mfc3", "mfc3", 32,
  1076. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1077. },
  1078. /* mtc0 $rt,$rd */
  1079. {
  1080. IQ2000_INSN_MTC0, "mtc0", "mtc0", 32,
  1081. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1082. },
  1083. /* mtc1 $rt,$rd */
  1084. {
  1085. IQ2000_INSN_MTC1, "mtc1", "mtc1", 32,
  1086. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1087. },
  1088. /* mtc2 $rt,$rd */
  1089. {
  1090. IQ2000_INSN_MTC2, "mtc2", "mtc2", 32,
  1091. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1092. },
  1093. /* mtc3 $rt,$rd */
  1094. {
  1095. IQ2000_INSN_MTC3, "mtc3", "mtc3", 32,
  1096. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1097. },
  1098. /* pkrl $rd,$rt */
  1099. {
  1100. IQ2000_INSN_PKRL, "pkrl", "pkrl", 32,
  1101. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1102. },
  1103. /* pkrlr1 $rt,$_index,$count */
  1104. {
  1105. IQ2000_INSN_PKRLR1, "pkrlr1", "pkrlr1", 32,
  1106. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1107. },
  1108. /* pkrlr30 $rt,$_index,$count */
  1109. {
  1110. IQ2000_INSN_PKRLR30, "pkrlr30", "pkrlr30", 32,
  1111. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1112. },
  1113. /* rb $rd,$rt */
  1114. {
  1115. IQ2000_INSN_RB, "rb", "rb", 32,
  1116. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1117. },
  1118. /* rbr1 $rt,$_index,$count */
  1119. {
  1120. IQ2000_INSN_RBR1, "rbr1", "rbr1", 32,
  1121. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1122. },
  1123. /* rbr30 $rt,$_index,$count */
  1124. {
  1125. IQ2000_INSN_RBR30, "rbr30", "rbr30", 32,
  1126. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1127. },
  1128. /* rfe */
  1129. {
  1130. IQ2000_INSN_RFE, "rfe", "rfe", 32,
  1131. { 0, { { { (1<<MACH_IQ2000), 0 } } } }
  1132. },
  1133. /* rx $rd,$rt */
  1134. {
  1135. IQ2000_INSN_RX, "rx", "rx", 32,
  1136. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1137. },
  1138. /* rxr1 $rt,$_index,$count */
  1139. {
  1140. IQ2000_INSN_RXR1, "rxr1", "rxr1", 32,
  1141. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1142. },
  1143. /* rxr30 $rt,$_index,$count */
  1144. {
  1145. IQ2000_INSN_RXR30, "rxr30", "rxr30", 32,
  1146. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1147. },
  1148. /* sleep */
  1149. {
  1150. IQ2000_INSN_SLEEP, "sleep", "sleep", 32,
  1151. { 0|A(YIELD_INSN), { { { (1<<MACH_IQ2000), 0 } } } }
  1152. },
  1153. /* srrd $rt */
  1154. {
  1155. IQ2000_INSN_SRRD, "srrd", "srrd", 32,
  1156. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1157. },
  1158. /* srrdl $rt */
  1159. {
  1160. IQ2000_INSN_SRRDL, "srrdl", "srrdl", 32,
  1161. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1162. },
  1163. /* srulck $rt */
  1164. {
  1165. IQ2000_INSN_SRULCK, "srulck", "srulck", 32,
  1166. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1167. },
  1168. /* srwr $rt,$rd */
  1169. {
  1170. IQ2000_INSN_SRWR, "srwr", "srwr", 32,
  1171. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1172. },
  1173. /* srwru $rt,$rd */
  1174. {
  1175. IQ2000_INSN_SRWRU, "srwru", "srwru", 32,
  1176. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1177. },
  1178. /* trapqfl */
  1179. {
  1180. IQ2000_INSN_TRAPQFL, "trapqfl", "trapqfl", 32,
  1181. { 0|A(YIELD_INSN), { { { (1<<MACH_IQ2000), 0 } } } }
  1182. },
  1183. /* trapqne */
  1184. {
  1185. IQ2000_INSN_TRAPQNE, "trapqne", "trapqne", 32,
  1186. { 0|A(YIELD_INSN), { { { (1<<MACH_IQ2000), 0 } } } }
  1187. },
  1188. /* traprel $rt */
  1189. {
  1190. IQ2000_INSN_TRAPREL, "traprel", "traprel", 32,
  1191. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1192. },
  1193. /* wb $rd,$rt */
  1194. {
  1195. IQ2000_INSN_WB, "wb", "wb", 32,
  1196. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1197. },
  1198. /* wbu $rd,$rt */
  1199. {
  1200. IQ2000_INSN_WBU, "wbu", "wbu", 32,
  1201. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1202. },
  1203. /* wbr1 $rt,$_index,$count */
  1204. {
  1205. IQ2000_INSN_WBR1, "wbr1", "wbr1", 32,
  1206. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1207. },
  1208. /* wbr1u $rt,$_index,$count */
  1209. {
  1210. IQ2000_INSN_WBR1U, "wbr1u", "wbr1u", 32,
  1211. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1212. },
  1213. /* wbr30 $rt,$_index,$count */
  1214. {
  1215. IQ2000_INSN_WBR30, "wbr30", "wbr30", 32,
  1216. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1217. },
  1218. /* wbr30u $rt,$_index,$count */
  1219. {
  1220. IQ2000_INSN_WBR30U, "wbr30u", "wbr30u", 32,
  1221. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1222. },
  1223. /* wx $rd,$rt */
  1224. {
  1225. IQ2000_INSN_WX, "wx", "wx", 32,
  1226. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1227. },
  1228. /* wxu $rd,$rt */
  1229. {
  1230. IQ2000_INSN_WXU, "wxu", "wxu", 32,
  1231. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1232. },
  1233. /* wxr1 $rt,$_index,$count */
  1234. {
  1235. IQ2000_INSN_WXR1, "wxr1", "wxr1", 32,
  1236. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1237. },
  1238. /* wxr1u $rt,$_index,$count */
  1239. {
  1240. IQ2000_INSN_WXR1U, "wxr1u", "wxr1u", 32,
  1241. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1242. },
  1243. /* wxr30 $rt,$_index,$count */
  1244. {
  1245. IQ2000_INSN_WXR30, "wxr30", "wxr30", 32,
  1246. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1247. },
  1248. /* wxr30u $rt,$_index,$count */
  1249. {
  1250. IQ2000_INSN_WXR30U, "wxr30u", "wxr30u", 32,
  1251. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1252. },
  1253. /* ldw $rt,$lo16($base) */
  1254. {
  1255. IQ2000_INSN_LDW, "ldw", "ldw", 32,
  1256. { 0|A(USES_RT)|A(LOAD_DELAY)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ2000), 0 } } } }
  1257. },
  1258. /* sdw $rt,$lo16($base) */
  1259. {
  1260. IQ2000_INSN_SDW, "sdw", "sdw", 32,
  1261. { 0|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ2000), 0 } } } }
  1262. },
  1263. /* j $jmptarg */
  1264. {
  1265. IQ2000_INSN_J, "j", "j", 32,
  1266. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  1267. },
  1268. /* jal $jmptarg */
  1269. {
  1270. IQ2000_INSN_JAL, "jal", "jal", 32,
  1271. { 0|A(USES_R31)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  1272. },
  1273. /* bmb $rs,$rt,$offset */
  1274. {
  1275. IQ2000_INSN_BMB, "bmb", "bmb", 32,
  1276. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  1277. },
  1278. /* andoui $rt,$rs,$hi16 */
  1279. {
  1280. IQ2000_INSN_ANDOUI_Q10, "andoui-q10", "andoui", 32,
  1281. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1282. },
  1283. /* andoui ${rt-rs},$hi16 */
  1284. {
  1285. -1, "andoui2-q10", "andoui", 32,
  1286. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ10), 0 } } } }
  1287. },
  1288. /* orui $rt,$rs,$hi16 */
  1289. {
  1290. IQ2000_INSN_ORUI_Q10, "orui-q10", "orui", 32,
  1291. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1292. },
  1293. /* orui ${rt-rs},$hi16 */
  1294. {
  1295. -1, "orui2-q10", "orui", 32,
  1296. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ10), 0 } } } }
  1297. },
  1298. /* mrgb $rd,$rs,$rt,$maskq10 */
  1299. {
  1300. IQ2000_INSN_MRGBQ10, "mrgbq10", "mrgb", 32,
  1301. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1302. },
  1303. /* mrgb ${rd-rs},$rt,$maskq10 */
  1304. {
  1305. -1, "mrgbq102", "mrgb", 32,
  1306. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ10), 0 } } } }
  1307. },
  1308. /* j $jmptarg */
  1309. {
  1310. IQ2000_INSN_JQ10, "jq10", "j", 32,
  1311. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1312. },
  1313. /* jal $rt,$jmptarg */
  1314. {
  1315. IQ2000_INSN_JALQ10, "jalq10", "jal", 32,
  1316. { 0|A(USES_RT)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1317. },
  1318. /* jal $jmptarg */
  1319. {
  1320. IQ2000_INSN_JALQ10_2, "jalq10-2", "jal", 32,
  1321. { 0|A(USES_RT)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1322. },
  1323. /* bbil $rs($bitnum),$offset */
  1324. {
  1325. IQ2000_INSN_BBIL, "bbil", "bbil", 32,
  1326. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1327. },
  1328. /* bbinl $rs($bitnum),$offset */
  1329. {
  1330. IQ2000_INSN_BBINL, "bbinl", "bbinl", 32,
  1331. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1332. },
  1333. /* bbvl $rs,$rt,$offset */
  1334. {
  1335. IQ2000_INSN_BBVL, "bbvl", "bbvl", 32,
  1336. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1337. },
  1338. /* bbvnl $rs,$rt,$offset */
  1339. {
  1340. IQ2000_INSN_BBVNL, "bbvnl", "bbvnl", 32,
  1341. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1342. },
  1343. /* bgtzal $rs,$offset */
  1344. {
  1345. IQ2000_INSN_BGTZAL, "bgtzal", "bgtzal", 32,
  1346. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1347. },
  1348. /* bgtzall $rs,$offset */
  1349. {
  1350. IQ2000_INSN_BGTZALL, "bgtzall", "bgtzall", 32,
  1351. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1352. },
  1353. /* blezal $rs,$offset */
  1354. {
  1355. IQ2000_INSN_BLEZAL, "blezal", "blezal", 32,
  1356. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1357. },
  1358. /* blezall $rs,$offset */
  1359. {
  1360. IQ2000_INSN_BLEZALL, "blezall", "blezall", 32,
  1361. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1362. },
  1363. /* bgtz $rs,$offset */
  1364. {
  1365. IQ2000_INSN_BGTZ_Q10, "bgtz-q10", "bgtz", 32,
  1366. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1367. },
  1368. /* bgtzl $rs,$offset */
  1369. {
  1370. IQ2000_INSN_BGTZL_Q10, "bgtzl-q10", "bgtzl", 32,
  1371. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1372. },
  1373. /* blez $rs,$offset */
  1374. {
  1375. IQ2000_INSN_BLEZ_Q10, "blez-q10", "blez", 32,
  1376. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1377. },
  1378. /* blezl $rs,$offset */
  1379. {
  1380. IQ2000_INSN_BLEZL_Q10, "blezl-q10", "blezl", 32,
  1381. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1382. },
  1383. /* bmb $rs,$rt,$offset */
  1384. {
  1385. IQ2000_INSN_BMB_Q10, "bmb-q10", "bmb", 32,
  1386. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1387. },
  1388. /* bmbl $rs,$rt,$offset */
  1389. {
  1390. IQ2000_INSN_BMBL, "bmbl", "bmbl", 32,
  1391. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1392. },
  1393. /* bri $rs,$offset */
  1394. {
  1395. IQ2000_INSN_BRI, "bri", "bri", 32,
  1396. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1397. },
  1398. /* brv $rs,$offset */
  1399. {
  1400. IQ2000_INSN_BRV, "brv", "brv", 32,
  1401. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1402. },
  1403. /* bctx $rs,$offset */
  1404. {
  1405. IQ2000_INSN_BCTX, "bctx", "bctx", 32,
  1406. { 0|A(USES_RS)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1407. },
  1408. /* yield */
  1409. {
  1410. IQ2000_INSN_YIELD, "yield", "yield", 32,
  1411. { 0, { { { (1<<MACH_IQ10), 0 } } } }
  1412. },
  1413. /* crc32 $rd,$rs,$rt */
  1414. {
  1415. IQ2000_INSN_CRC32, "crc32", "crc32", 32,
  1416. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1417. },
  1418. /* crc32b $rd,$rs,$rt */
  1419. {
  1420. IQ2000_INSN_CRC32B, "crc32b", "crc32b", 32,
  1421. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1422. },
  1423. /* cnt1s $rd,$rs */
  1424. {
  1425. IQ2000_INSN_CNT1S, "cnt1s", "cnt1s", 32,
  1426. { 0|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1427. },
  1428. /* avail $rd */
  1429. {
  1430. IQ2000_INSN_AVAIL, "avail", "avail", 32,
  1431. { 0|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1432. },
  1433. /* free $rd,$rs */
  1434. {
  1435. IQ2000_INSN_FREE, "free", "free", 32,
  1436. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1437. },
  1438. /* tstod $rd,$rs */
  1439. {
  1440. IQ2000_INSN_TSTOD, "tstod", "tstod", 32,
  1441. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1442. },
  1443. /* cmphdr $rd */
  1444. {
  1445. IQ2000_INSN_CMPHDR, "cmphdr", "cmphdr", 32,
  1446. { 0|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1447. },
  1448. /* mcid $rd,$rt */
  1449. {
  1450. IQ2000_INSN_MCID, "mcid", "mcid", 32,
  1451. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1452. },
  1453. /* dba $rd */
  1454. {
  1455. IQ2000_INSN_DBA, "dba", "dba", 32,
  1456. { 0|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1457. },
  1458. /* dbd $rd,$rs,$rt */
  1459. {
  1460. IQ2000_INSN_DBD, "dbd", "dbd", 32,
  1461. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1462. },
  1463. /* dpwt $rd,$rs */
  1464. {
  1465. IQ2000_INSN_DPWT, "dpwt", "dpwt", 32,
  1466. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1467. },
  1468. /* chkhdr $rd,$rs */
  1469. {
  1470. IQ2000_INSN_CHKHDRQ10, "chkhdrq10", "chkhdr", 32,
  1471. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1472. },
  1473. /* rba $rd,$rs,$rt */
  1474. {
  1475. IQ2000_INSN_RBA, "rba", "rba", 32,
  1476. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1477. },
  1478. /* rbal $rd,$rs,$rt */
  1479. {
  1480. IQ2000_INSN_RBAL, "rbal", "rbal", 32,
  1481. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1482. },
  1483. /* rbar $rd,$rs,$rt */
  1484. {
  1485. IQ2000_INSN_RBAR, "rbar", "rbar", 32,
  1486. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1487. },
  1488. /* wba $rd,$rs,$rt */
  1489. {
  1490. IQ2000_INSN_WBA, "wba", "wba", 32,
  1491. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1492. },
  1493. /* wbau $rd,$rs,$rt */
  1494. {
  1495. IQ2000_INSN_WBAU, "wbau", "wbau", 32,
  1496. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1497. },
  1498. /* wbac $rd,$rs,$rt */
  1499. {
  1500. IQ2000_INSN_WBAC, "wbac", "wbac", 32,
  1501. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1502. },
  1503. /* rbi $rd,$rs,$rt,$bytecount */
  1504. {
  1505. IQ2000_INSN_RBI, "rbi", "rbi", 32,
  1506. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1507. },
  1508. /* rbil $rd,$rs,$rt,$bytecount */
  1509. {
  1510. IQ2000_INSN_RBIL, "rbil", "rbil", 32,
  1511. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1512. },
  1513. /* rbir $rd,$rs,$rt,$bytecount */
  1514. {
  1515. IQ2000_INSN_RBIR, "rbir", "rbir", 32,
  1516. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1517. },
  1518. /* wbi $rd,$rs,$rt,$bytecount */
  1519. {
  1520. IQ2000_INSN_WBI, "wbi", "wbi", 32,
  1521. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1522. },
  1523. /* wbic $rd,$rs,$rt,$bytecount */
  1524. {
  1525. IQ2000_INSN_WBIC, "wbic", "wbic", 32,
  1526. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1527. },
  1528. /* wbiu $rd,$rs,$rt,$bytecount */
  1529. {
  1530. IQ2000_INSN_WBIU, "wbiu", "wbiu", 32,
  1531. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1532. },
  1533. /* pkrli $rd,$rs,$rt,$bytecount */
  1534. {
  1535. IQ2000_INSN_PKRLI, "pkrli", "pkrli", 32,
  1536. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1537. },
  1538. /* pkrlih $rd,$rs,$rt,$bytecount */
  1539. {
  1540. IQ2000_INSN_PKRLIH, "pkrlih", "pkrlih", 32,
  1541. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1542. },
  1543. /* pkrliu $rd,$rs,$rt,$bytecount */
  1544. {
  1545. IQ2000_INSN_PKRLIU, "pkrliu", "pkrliu", 32,
  1546. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1547. },
  1548. /* pkrlic $rd,$rs,$rt,$bytecount */
  1549. {
  1550. IQ2000_INSN_PKRLIC, "pkrlic", "pkrlic", 32,
  1551. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1552. },
  1553. /* pkrla $rd,$rs,$rt */
  1554. {
  1555. IQ2000_INSN_PKRLA, "pkrla", "pkrla", 32,
  1556. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1557. },
  1558. /* pkrlau $rd,$rs,$rt */
  1559. {
  1560. IQ2000_INSN_PKRLAU, "pkrlau", "pkrlau", 32,
  1561. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1562. },
  1563. /* pkrlah $rd,$rs,$rt */
  1564. {
  1565. IQ2000_INSN_PKRLAH, "pkrlah", "pkrlah", 32,
  1566. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1567. },
  1568. /* pkrlac $rd,$rs,$rt */
  1569. {
  1570. IQ2000_INSN_PKRLAC, "pkrlac", "pkrlac", 32,
  1571. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1572. },
  1573. /* lock $rd,$rt */
  1574. {
  1575. IQ2000_INSN_LOCK, "lock", "lock", 32,
  1576. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1577. },
  1578. /* unlk $rd,$rt */
  1579. {
  1580. IQ2000_INSN_UNLK, "unlk", "unlk", 32,
  1581. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1582. },
  1583. /* swrd $rd,$rt */
  1584. {
  1585. IQ2000_INSN_SWRD, "swrd", "swrd", 32,
  1586. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1587. },
  1588. /* swrdl $rd,$rt */
  1589. {
  1590. IQ2000_INSN_SWRDL, "swrdl", "swrdl", 32,
  1591. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1592. },
  1593. /* swwr $rd,$rs,$rt */
  1594. {
  1595. IQ2000_INSN_SWWR, "swwr", "swwr", 32,
  1596. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1597. },
  1598. /* swwru $rd,$rs,$rt */
  1599. {
  1600. IQ2000_INSN_SWWRU, "swwru", "swwru", 32,
  1601. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1602. },
  1603. /* dwrd $rd,$rt */
  1604. {
  1605. IQ2000_INSN_DWRD, "dwrd", "dwrd", 32,
  1606. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1607. },
  1608. /* dwrdl $rd,$rt */
  1609. {
  1610. IQ2000_INSN_DWRDL, "dwrdl", "dwrdl", 32,
  1611. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1612. },
  1613. /* cam36 $rd,$rt,${cam-z},${cam-y} */
  1614. {
  1615. IQ2000_INSN_CAM36, "cam36", "cam36", 32,
  1616. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1617. },
  1618. /* cam72 $rd,$rt,${cam-y},${cam-z} */
  1619. {
  1620. IQ2000_INSN_CAM72, "cam72", "cam72", 32,
  1621. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1622. },
  1623. /* cam144 $rd,$rt,${cam-y},${cam-z} */
  1624. {
  1625. IQ2000_INSN_CAM144, "cam144", "cam144", 32,
  1626. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1627. },
  1628. /* cam288 $rd,$rt,${cam-y},${cam-z} */
  1629. {
  1630. IQ2000_INSN_CAM288, "cam288", "cam288", 32,
  1631. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1632. },
  1633. /* cm32and $rd,$rs,$rt */
  1634. {
  1635. IQ2000_INSN_CM32AND, "cm32and", "cm32and", 32,
  1636. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1637. },
  1638. /* cm32andn $rd,$rs,$rt */
  1639. {
  1640. IQ2000_INSN_CM32ANDN, "cm32andn", "cm32andn", 32,
  1641. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1642. },
  1643. /* cm32or $rd,$rs,$rt */
  1644. {
  1645. IQ2000_INSN_CM32OR, "cm32or", "cm32or", 32,
  1646. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1647. },
  1648. /* cm32ra $rd,$rs,$rt */
  1649. {
  1650. IQ2000_INSN_CM32RA, "cm32ra", "cm32ra", 32,
  1651. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1652. },
  1653. /* cm32rd $rd,$rt */
  1654. {
  1655. IQ2000_INSN_CM32RD, "cm32rd", "cm32rd", 32,
  1656. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1657. },
  1658. /* cm32ri $rd,$rt */
  1659. {
  1660. IQ2000_INSN_CM32RI, "cm32ri", "cm32ri", 32,
  1661. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1662. },
  1663. /* cm32rs $rd,$rs,$rt */
  1664. {
  1665. IQ2000_INSN_CM32RS, "cm32rs", "cm32rs", 32,
  1666. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1667. },
  1668. /* cm32sa $rd,$rs,$rt */
  1669. {
  1670. IQ2000_INSN_CM32SA, "cm32sa", "cm32sa", 32,
  1671. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1672. },
  1673. /* cm32sd $rd,$rt */
  1674. {
  1675. IQ2000_INSN_CM32SD, "cm32sd", "cm32sd", 32,
  1676. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1677. },
  1678. /* cm32si $rd,$rt */
  1679. {
  1680. IQ2000_INSN_CM32SI, "cm32si", "cm32si", 32,
  1681. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1682. },
  1683. /* cm32ss $rd,$rs,$rt */
  1684. {
  1685. IQ2000_INSN_CM32SS, "cm32ss", "cm32ss", 32,
  1686. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1687. },
  1688. /* cm32xor $rd,$rs,$rt */
  1689. {
  1690. IQ2000_INSN_CM32XOR, "cm32xor", "cm32xor", 32,
  1691. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1692. },
  1693. /* cm64clr $rd,$rt */
  1694. {
  1695. IQ2000_INSN_CM64CLR, "cm64clr", "cm64clr", 32,
  1696. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1697. },
  1698. /* cm64ra $rd,$rs,$rt */
  1699. {
  1700. IQ2000_INSN_CM64RA, "cm64ra", "cm64ra", 32,
  1701. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1702. },
  1703. /* cm64rd $rd,$rt */
  1704. {
  1705. IQ2000_INSN_CM64RD, "cm64rd", "cm64rd", 32,
  1706. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1707. },
  1708. /* cm64ri $rd,$rt */
  1709. {
  1710. IQ2000_INSN_CM64RI, "cm64ri", "cm64ri", 32,
  1711. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1712. },
  1713. /* cm64ria2 $rd,$rs,$rt */
  1714. {
  1715. IQ2000_INSN_CM64RIA2, "cm64ria2", "cm64ria2", 32,
  1716. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1717. },
  1718. /* cm64rs $rd,$rs,$rt */
  1719. {
  1720. IQ2000_INSN_CM64RS, "cm64rs", "cm64rs", 32,
  1721. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1722. },
  1723. /* cm64sa $rd,$rs,$rt */
  1724. {
  1725. IQ2000_INSN_CM64SA, "cm64sa", "cm64sa", 32,
  1726. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1727. },
  1728. /* cm64sd $rd,$rt */
  1729. {
  1730. IQ2000_INSN_CM64SD, "cm64sd", "cm64sd", 32,
  1731. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1732. },
  1733. /* cm64si $rd,$rt */
  1734. {
  1735. IQ2000_INSN_CM64SI, "cm64si", "cm64si", 32,
  1736. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1737. },
  1738. /* cm64sia2 $rd,$rs,$rt */
  1739. {
  1740. IQ2000_INSN_CM64SIA2, "cm64sia2", "cm64sia2", 32,
  1741. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1742. },
  1743. /* cm64ss $rd,$rs,$rt */
  1744. {
  1745. IQ2000_INSN_CM64SS, "cm64ss", "cm64ss", 32,
  1746. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1747. },
  1748. /* cm128ria2 $rd,$rs,$rt */
  1749. {
  1750. IQ2000_INSN_CM128RIA2, "cm128ria2", "cm128ria2", 32,
  1751. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1752. },
  1753. /* cm128ria3 $rd,$rs,$rt,${cm-3z} */
  1754. {
  1755. IQ2000_INSN_CM128RIA3, "cm128ria3", "cm128ria3", 32,
  1756. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1757. },
  1758. /* cm128ria4 $rd,$rs,$rt,${cm-4z} */
  1759. {
  1760. IQ2000_INSN_CM128RIA4, "cm128ria4", "cm128ria4", 32,
  1761. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1762. },
  1763. /* cm128sia2 $rd,$rs,$rt */
  1764. {
  1765. IQ2000_INSN_CM128SIA2, "cm128sia2", "cm128sia2", 32,
  1766. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1767. },
  1768. /* cm128sia3 $rd,$rs,$rt,${cm-3z} */
  1769. {
  1770. IQ2000_INSN_CM128SIA3, "cm128sia3", "cm128sia3", 32,
  1771. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1772. },
  1773. /* cm128sia4 $rd,$rs,$rt,${cm-4z} */
  1774. {
  1775. IQ2000_INSN_CM128SIA4, "cm128sia4", "cm128sia4", 32,
  1776. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1777. },
  1778. /* cm128vsa $rd,$rs,$rt */
  1779. {
  1780. IQ2000_INSN_CM128VSA, "cm128vsa", "cm128vsa", 32,
  1781. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1782. },
  1783. /* cfc $rd,$rt */
  1784. {
  1785. IQ2000_INSN_CFC, "cfc", "cfc", 32,
  1786. { 0|A(YIELD_INSN)|A(USES_RD)|A(LOAD_DELAY), { { { (1<<MACH_IQ10), 0 } } } }
  1787. },
  1788. /* ctc $rs,$rt */
  1789. {
  1790. IQ2000_INSN_CTC, "ctc", "ctc", 32,
  1791. { 0|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1792. },
  1793. };
  1794. #undef OP
  1795. #undef A
  1796. /* Initialize anything needed to be done once, before any cpu_open call. */
  1797. static void
  1798. init_tables (void)
  1799. {
  1800. }
  1801. static const CGEN_MACH * lookup_mach_via_bfd_name (const CGEN_MACH *, const char *);
  1802. static void build_hw_table (CGEN_CPU_TABLE *);
  1803. static void build_ifield_table (CGEN_CPU_TABLE *);
  1804. static void build_operand_table (CGEN_CPU_TABLE *);
  1805. static void build_insn_table (CGEN_CPU_TABLE *);
  1806. static void iq2000_cgen_rebuild_tables (CGEN_CPU_TABLE *);
  1807. /* Subroutine of iq2000_cgen_cpu_open to look up a mach via its bfd name. */
  1808. static const CGEN_MACH *
  1809. lookup_mach_via_bfd_name (const CGEN_MACH *table, const char *name)
  1810. {
  1811. while (table->name)
  1812. {
  1813. if (strcmp (name, table->bfd_name) == 0)
  1814. return table;
  1815. ++table;
  1816. }
  1817. return NULL;
  1818. }
  1819. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table. */
  1820. static void
  1821. build_hw_table (CGEN_CPU_TABLE *cd)
  1822. {
  1823. int i;
  1824. int machs = cd->machs;
  1825. const CGEN_HW_ENTRY *init = & iq2000_cgen_hw_table[0];
  1826. /* MAX_HW is only an upper bound on the number of selected entries.
  1827. However each entry is indexed by it's enum so there can be holes in
  1828. the table. */
  1829. const CGEN_HW_ENTRY **selected =
  1830. (const CGEN_HW_ENTRY **) xmalloc (MAX_HW * sizeof (CGEN_HW_ENTRY *));
  1831. cd->hw_table.init_entries = init;
  1832. cd->hw_table.entry_size = sizeof (CGEN_HW_ENTRY);
  1833. memset (selected, 0, MAX_HW * sizeof (CGEN_HW_ENTRY *));
  1834. /* ??? For now we just use machs to determine which ones we want. */
  1835. for (i = 0; init[i].name != NULL; ++i)
  1836. if (CGEN_HW_ATTR_VALUE (&init[i], CGEN_HW_MACH)
  1837. & machs)
  1838. selected[init[i].type] = &init[i];
  1839. cd->hw_table.entries = selected;
  1840. cd->hw_table.num_entries = MAX_HW;
  1841. }
  1842. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table. */
  1843. static void
  1844. build_ifield_table (CGEN_CPU_TABLE *cd)
  1845. {
  1846. cd->ifld_table = & iq2000_cgen_ifld_table[0];
  1847. }
  1848. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table. */
  1849. static void
  1850. build_operand_table (CGEN_CPU_TABLE *cd)
  1851. {
  1852. int i;
  1853. int machs = cd->machs;
  1854. const CGEN_OPERAND *init = & iq2000_cgen_operand_table[0];
  1855. /* MAX_OPERANDS is only an upper bound on the number of selected entries.
  1856. However each entry is indexed by it's enum so there can be holes in
  1857. the table. */
  1858. const CGEN_OPERAND **selected = xmalloc (MAX_OPERANDS * sizeof (* selected));
  1859. cd->operand_table.init_entries = init;
  1860. cd->operand_table.entry_size = sizeof (CGEN_OPERAND);
  1861. memset (selected, 0, MAX_OPERANDS * sizeof (CGEN_OPERAND *));
  1862. /* ??? For now we just use mach to determine which ones we want. */
  1863. for (i = 0; init[i].name != NULL; ++i)
  1864. if (CGEN_OPERAND_ATTR_VALUE (&init[i], CGEN_OPERAND_MACH)
  1865. & machs)
  1866. selected[init[i].type] = &init[i];
  1867. cd->operand_table.entries = selected;
  1868. cd->operand_table.num_entries = MAX_OPERANDS;
  1869. }
  1870. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table.
  1871. ??? This could leave out insns not supported by the specified mach/isa,
  1872. but that would cause errors like "foo only supported by bar" to become
  1873. "unknown insn", so for now we include all insns and require the app to
  1874. do the checking later.
  1875. ??? On the other hand, parsing of such insns may require their hardware or
  1876. operand elements to be in the table [which they mightn't be]. */
  1877. static void
  1878. build_insn_table (CGEN_CPU_TABLE *cd)
  1879. {
  1880. int i;
  1881. const CGEN_IBASE *ib = & iq2000_cgen_insn_table[0];
  1882. CGEN_INSN *insns = xmalloc (MAX_INSNS * sizeof (CGEN_INSN));
  1883. memset (insns, 0, MAX_INSNS * sizeof (CGEN_INSN));
  1884. for (i = 0; i < MAX_INSNS; ++i)
  1885. insns[i].base = &ib[i];
  1886. cd->insn_table.init_entries = insns;
  1887. cd->insn_table.entry_size = sizeof (CGEN_IBASE);
  1888. cd->insn_table.num_init_entries = MAX_INSNS;
  1889. }
  1890. /* Subroutine of iq2000_cgen_cpu_open to rebuild the tables. */
  1891. static void
  1892. iq2000_cgen_rebuild_tables (CGEN_CPU_TABLE *cd)
  1893. {
  1894. int i;
  1895. CGEN_BITSET *isas = cd->isas;
  1896. unsigned int machs = cd->machs;
  1897. cd->int_insn_p = CGEN_INT_INSN_P;
  1898. /* Data derived from the isa spec. */
  1899. #define UNSET (CGEN_SIZE_UNKNOWN + 1)
  1900. cd->default_insn_bitsize = UNSET;
  1901. cd->base_insn_bitsize = UNSET;
  1902. cd->min_insn_bitsize = 65535; /* Some ridiculously big number. */
  1903. cd->max_insn_bitsize = 0;
  1904. for (i = 0; i < MAX_ISAS; ++i)
  1905. if (cgen_bitset_contains (isas, i))
  1906. {
  1907. const CGEN_ISA *isa = & iq2000_cgen_isa_table[i];
  1908. /* Default insn sizes of all selected isas must be
  1909. equal or we set the result to 0, meaning "unknown". */
  1910. if (cd->default_insn_bitsize == UNSET)
  1911. cd->default_insn_bitsize = isa->default_insn_bitsize;
  1912. else if (isa->default_insn_bitsize == cd->default_insn_bitsize)
  1913. ; /* This is ok. */
  1914. else
  1915. cd->default_insn_bitsize = CGEN_SIZE_UNKNOWN;
  1916. /* Base insn sizes of all selected isas must be equal
  1917. or we set the result to 0, meaning "unknown". */
  1918. if (cd->base_insn_bitsize == UNSET)
  1919. cd->base_insn_bitsize = isa->base_insn_bitsize;
  1920. else if (isa->base_insn_bitsize == cd->base_insn_bitsize)
  1921. ; /* This is ok. */
  1922. else
  1923. cd->base_insn_bitsize = CGEN_SIZE_UNKNOWN;
  1924. /* Set min,max insn sizes. */
  1925. if (isa->min_insn_bitsize < cd->min_insn_bitsize)
  1926. cd->min_insn_bitsize = isa->min_insn_bitsize;
  1927. if (isa->max_insn_bitsize > cd->max_insn_bitsize)
  1928. cd->max_insn_bitsize = isa->max_insn_bitsize;
  1929. }
  1930. /* Data derived from the mach spec. */
  1931. for (i = 0; i < MAX_MACHS; ++i)
  1932. if (((1 << i) & machs) != 0)
  1933. {
  1934. const CGEN_MACH *mach = & iq2000_cgen_mach_table[i];
  1935. if (mach->insn_chunk_bitsize != 0)
  1936. {
  1937. if (cd->insn_chunk_bitsize != 0 && cd->insn_chunk_bitsize != mach->insn_chunk_bitsize)
  1938. {
  1939. fprintf (stderr, "iq2000_cgen_rebuild_tables: conflicting insn-chunk-bitsize values: `%d' vs. `%d'\n",
  1940. cd->insn_chunk_bitsize, mach->insn_chunk_bitsize);
  1941. abort ();
  1942. }
  1943. cd->insn_chunk_bitsize = mach->insn_chunk_bitsize;
  1944. }
  1945. }
  1946. /* Determine which hw elements are used by MACH. */
  1947. build_hw_table (cd);
  1948. /* Build the ifield table. */
  1949. build_ifield_table (cd);
  1950. /* Determine which operands are used by MACH/ISA. */
  1951. build_operand_table (cd);
  1952. /* Build the instruction table. */
  1953. build_insn_table (cd);
  1954. }
  1955. /* Initialize a cpu table and return a descriptor.
  1956. It's much like opening a file, and must be the first function called.
  1957. The arguments are a set of (type/value) pairs, terminated with
  1958. CGEN_CPU_OPEN_END.
  1959. Currently supported values:
  1960. CGEN_CPU_OPEN_ISAS: bitmap of values in enum isa_attr
  1961. CGEN_CPU_OPEN_MACHS: bitmap of values in enum mach_attr
  1962. CGEN_CPU_OPEN_BFDMACH: specify 1 mach using bfd name
  1963. CGEN_CPU_OPEN_ENDIAN: specify endian choice
  1964. CGEN_CPU_OPEN_END: terminates arguments
  1965. ??? Simultaneous multiple isas might not make sense, but it's not (yet)
  1966. precluded. */
  1967. CGEN_CPU_DESC
  1968. iq2000_cgen_cpu_open (enum cgen_cpu_open_arg arg_type, ...)
  1969. {
  1970. CGEN_CPU_TABLE *cd = (CGEN_CPU_TABLE *) xmalloc (sizeof (CGEN_CPU_TABLE));
  1971. static int init_p;
  1972. CGEN_BITSET *isas = 0; /* 0 = "unspecified" */
  1973. unsigned int machs = 0; /* 0 = "unspecified" */
  1974. enum cgen_endian endian = CGEN_ENDIAN_UNKNOWN;
  1975. va_list ap;
  1976. if (! init_p)
  1977. {
  1978. init_tables ();
  1979. init_p = 1;
  1980. }
  1981. memset (cd, 0, sizeof (*cd));
  1982. va_start (ap, arg_type);
  1983. while (arg_type != CGEN_CPU_OPEN_END)
  1984. {
  1985. switch (arg_type)
  1986. {
  1987. case CGEN_CPU_OPEN_ISAS :
  1988. isas = va_arg (ap, CGEN_BITSET *);
  1989. break;
  1990. case CGEN_CPU_OPEN_MACHS :
  1991. machs = va_arg (ap, unsigned int);
  1992. break;
  1993. case CGEN_CPU_OPEN_BFDMACH :
  1994. {
  1995. const char *name = va_arg (ap, const char *);
  1996. const CGEN_MACH *mach =
  1997. lookup_mach_via_bfd_name (iq2000_cgen_mach_table, name);
  1998. if (mach != NULL)
  1999. machs |= 1 << mach->num;
  2000. break;
  2001. }
  2002. case CGEN_CPU_OPEN_ENDIAN :
  2003. endian = va_arg (ap, enum cgen_endian);
  2004. break;
  2005. default :
  2006. fprintf (stderr, "iq2000_cgen_cpu_open: unsupported argument `%d'\n",
  2007. arg_type);
  2008. abort (); /* ??? return NULL? */
  2009. }
  2010. arg_type = va_arg (ap, enum cgen_cpu_open_arg);
  2011. }
  2012. va_end (ap);
  2013. /* Mach unspecified means "all". */
  2014. if (machs == 0)
  2015. machs = (1 << MAX_MACHS) - 1;
  2016. /* Base mach is always selected. */
  2017. machs |= 1;
  2018. if (endian == CGEN_ENDIAN_UNKNOWN)
  2019. {
  2020. /* ??? If target has only one, could have a default. */
  2021. fprintf (stderr, "iq2000_cgen_cpu_open: no endianness specified\n");
  2022. abort ();
  2023. }
  2024. cd->isas = cgen_bitset_copy (isas);
  2025. cd->machs = machs;
  2026. cd->endian = endian;
  2027. /* FIXME: for the sparc case we can determine insn-endianness statically.
  2028. The worry here is where both data and insn endian can be independently
  2029. chosen, in which case this function will need another argument.
  2030. Actually, will want to allow for more arguments in the future anyway. */
  2031. cd->insn_endian = endian;
  2032. /* Table (re)builder. */
  2033. cd->rebuild_tables = iq2000_cgen_rebuild_tables;
  2034. iq2000_cgen_rebuild_tables (cd);
  2035. /* Default to not allowing signed overflow. */
  2036. cd->signed_overflow_ok_p = 0;
  2037. return (CGEN_CPU_DESC) cd;
  2038. }
  2039. /* Cover fn to iq2000_cgen_cpu_open to handle the simple case of 1 isa, 1 mach.
  2040. MACH_NAME is the bfd name of the mach. */
  2041. CGEN_CPU_DESC
  2042. iq2000_cgen_cpu_open_1 (const char *mach_name, enum cgen_endian endian)
  2043. {
  2044. return iq2000_cgen_cpu_open (CGEN_CPU_OPEN_BFDMACH, mach_name,
  2045. CGEN_CPU_OPEN_ENDIAN, endian,
  2046. CGEN_CPU_OPEN_END);
  2047. }
  2048. /* Close a cpu table.
  2049. ??? This can live in a machine independent file, but there's currently
  2050. no place to put this file (there's no libcgen). libopcodes is the wrong
  2051. place as some simulator ports use this but they don't use libopcodes. */
  2052. void
  2053. iq2000_cgen_cpu_close (CGEN_CPU_DESC cd)
  2054. {
  2055. unsigned int i;
  2056. const CGEN_INSN *insns;
  2057. if (cd->macro_insn_table.init_entries)
  2058. {
  2059. insns = cd->macro_insn_table.init_entries;
  2060. for (i = 0; i < cd->macro_insn_table.num_init_entries; ++i, ++insns)
  2061. if (CGEN_INSN_RX ((insns)))
  2062. regfree (CGEN_INSN_RX (insns));
  2063. }
  2064. if (cd->insn_table.init_entries)
  2065. {
  2066. insns = cd->insn_table.init_entries;
  2067. for (i = 0; i < cd->insn_table.num_init_entries; ++i, ++insns)
  2068. if (CGEN_INSN_RX (insns))
  2069. regfree (CGEN_INSN_RX (insns));
  2070. }
  2071. if (cd->macro_insn_table.init_entries)
  2072. free ((CGEN_INSN *) cd->macro_insn_table.init_entries);
  2073. if (cd->insn_table.init_entries)
  2074. free ((CGEN_INSN *) cd->insn_table.init_entries);
  2075. if (cd->hw_table.entries)
  2076. free ((CGEN_HW_ENTRY *) cd->hw_table.entries);
  2077. if (cd->operand_table.entries)
  2078. free ((CGEN_HW_ENTRY *) cd->operand_table.entries);
  2079. free (cd);
  2080. }