zynqpl.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /*
  2. * (C) Copyright 2012-2013, Xilinx, Michal Simek
  3. *
  4. * (C) Copyright 2012
  5. * Joe Hershberger <joe.hershberger@ni.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _ZYNQPL_H_
  10. #define _ZYNQPL_H_
  11. #include <xilinx.h>
  12. #if defined(CONFIG_FPGA_ZYNQPL)
  13. extern struct xilinx_fpga_op zynq_op;
  14. # define FPGA_ZYNQPL_OPS &zynq_op
  15. #else
  16. # define FPGA_ZYNQPL_OPS NULL
  17. #endif
  18. #define XILINX_ZYNQ_7007S 0x3
  19. #define XILINX_ZYNQ_7010 0x2
  20. #define XILINX_ZYNQ_7012S 0x1c
  21. #define XILINX_ZYNQ_7014S 0x8
  22. #define XILINX_ZYNQ_7015 0x1b
  23. #define XILINX_ZYNQ_7020 0x7
  24. #define XILINX_ZYNQ_7030 0xc
  25. #define XILINX_ZYNQ_7035 0x12
  26. #define XILINX_ZYNQ_7045 0x11
  27. #define XILINX_ZYNQ_7100 0x16
  28. /* Device Image Sizes */
  29. #define XILINX_XC7Z007S_SIZE 16669920/8
  30. #define XILINX_XC7Z010_SIZE 16669920/8
  31. #define XILINX_XC7Z012S_SIZE 28085344/8
  32. #define XILINX_XC7Z014S_SIZE 32364512/8
  33. #define XILINX_XC7Z015_SIZE 28085344/8
  34. #define XILINX_XC7Z020_SIZE 32364512/8
  35. #define XILINX_XC7Z030_SIZE 47839328/8
  36. #define XILINX_XC7Z035_SIZE 106571232/8
  37. #define XILINX_XC7Z045_SIZE 106571232/8
  38. #define XILINX_XC7Z100_SIZE 139330784/8
  39. /* Descriptor Macros */
  40. #define XILINX_XC7Z007S_DESC(cookie) \
  41. { xilinx_zynq, devcfg, XILINX_XC7Z007S_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  42. "7z007s" }
  43. #define XILINX_XC7Z010_DESC(cookie) \
  44. { xilinx_zynq, devcfg, XILINX_XC7Z010_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  45. "7z010" }
  46. #define XILINX_XC7Z012S_DESC(cookie) \
  47. { xilinx_zynq, devcfg, XILINX_XC7Z012S_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  48. "7z012s" }
  49. #define XILINX_XC7Z014S_DESC(cookie) \
  50. { xilinx_zynq, devcfg, XILINX_XC7Z014S_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  51. "7z014s" }
  52. #define XILINX_XC7Z015_DESC(cookie) \
  53. { xilinx_zynq, devcfg, XILINX_XC7Z015_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  54. "7z015" }
  55. #define XILINX_XC7Z020_DESC(cookie) \
  56. { xilinx_zynq, devcfg, XILINX_XC7Z020_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  57. "7z020" }
  58. #define XILINX_XC7Z030_DESC(cookie) \
  59. { xilinx_zynq, devcfg, XILINX_XC7Z030_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  60. "7z030" }
  61. #define XILINX_XC7Z035_DESC(cookie) \
  62. { xilinx_zynq, devcfg, XILINX_XC7Z035_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  63. "7z035" }
  64. #define XILINX_XC7Z045_DESC(cookie) \
  65. { xilinx_zynq, devcfg, XILINX_XC7Z045_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  66. "7z045" }
  67. #define XILINX_XC7Z100_DESC(cookie) \
  68. { xilinx_zynq, devcfg, XILINX_XC7Z100_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \
  69. "7z100" }
  70. #endif /* _ZYNQPL_H_ */