BSC9132QDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * BSC9132 QDS board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #define CONFIG_MISC_INIT_R
  12. #ifdef CONFIG_SDCARD
  13. #define CONFIG_RAMBOOT_SDCARD
  14. #define CONFIG_SYS_RAMBOOT
  15. #define CONFIG_SYS_EXTRA_ENV_RELOC
  16. #define CONFIG_SYS_TEXT_BASE 0x11000000
  17. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  18. #endif
  19. #ifdef CONFIG_SPIFLASH
  20. #define CONFIG_RAMBOOT_SPIFLASH
  21. #define CONFIG_SYS_RAMBOOT
  22. #define CONFIG_SYS_EXTRA_ENV_RELOC
  23. #define CONFIG_SYS_TEXT_BASE 0x11000000
  24. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  25. #endif
  26. #ifdef CONFIG_NAND_SECBOOT
  27. #define CONFIG_RAMBOOT_NAND
  28. #define CONFIG_SYS_RAMBOOT
  29. #define CONFIG_SYS_EXTRA_ENV_RELOC
  30. #define CONFIG_SYS_TEXT_BASE 0x11000000
  31. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  32. #endif
  33. #ifdef CONFIG_NAND
  34. #define CONFIG_SPL_INIT_MINIMAL
  35. #define CONFIG_SPL_NAND_BOOT
  36. #define CONFIG_SPL_FLUSH_IMAGE
  37. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  38. #define CONFIG_SYS_TEXT_BASE 0x00201000
  39. #define CONFIG_SPL_TEXT_BASE 0xFFFFE000
  40. #define CONFIG_SPL_MAX_SIZE 8192
  41. #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
  42. #define CONFIG_SPL_RELOC_STACK 0x00100000
  43. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
  44. #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
  45. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  46. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
  47. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  48. #endif
  49. #ifndef CONFIG_SYS_TEXT_BASE
  50. #define CONFIG_SYS_TEXT_BASE 0x8ff40000
  51. #endif
  52. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  53. #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc
  54. #endif
  55. #ifdef CONFIG_SPL_BUILD
  56. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  57. #else
  58. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  59. #endif
  60. /* High Level Configuration Options */
  61. #define CONFIG_FSL_IFC /* Enable IFC Support */
  62. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  63. #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
  64. #if defined(CONFIG_PCI)
  65. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  66. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  67. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  68. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  69. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  70. #define CONFIG_CMD_PCI
  71. /*
  72. * PCI Windows
  73. * Memory space is mapped 1-1, but I/O space must start from 0.
  74. */
  75. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  76. #define CONFIG_SYS_PCIE1_NAME "PCIe Slot"
  77. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
  78. #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
  79. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
  80. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  81. #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000
  82. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  83. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  84. #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000
  85. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  86. #define CONFIG_DOS_PARTITION
  87. #endif
  88. #define CONFIG_ENV_OVERWRITE
  89. #define CONFIG_TSEC_ENET /* ethernet */
  90. #if defined(CONFIG_SYS_CLK_100_DDR_100)
  91. #define CONFIG_SYS_CLK_FREQ 100000000
  92. #define CONFIG_DDR_CLK_FREQ 100000000
  93. #elif defined(CONFIG_SYS_CLK_100_DDR_133)
  94. #define CONFIG_SYS_CLK_FREQ 100000000
  95. #define CONFIG_DDR_CLK_FREQ 133000000
  96. #endif
  97. #define CONFIG_MP
  98. #define CONFIG_HWCONFIG
  99. /*
  100. * These can be toggled for performance analysis, otherwise use default.
  101. */
  102. #define CONFIG_L2_CACHE /* toggle L2 cache */
  103. #define CONFIG_BTB /* enable branch predition */
  104. #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
  105. #define CONFIG_SYS_MEMTEST_END 0x01ffffff
  106. /* DDR Setup */
  107. #define CONFIG_SYS_SPD_BUS_NUM 0
  108. #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */
  109. #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */
  110. #define CONFIG_FSL_DDR_INTERACTIVE
  111. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  112. #define CONFIG_SYS_SDRAM_SIZE (1024)
  113. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  114. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  115. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  116. /* DDR3 Controller Settings */
  117. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  118. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  119. #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302
  120. #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302
  121. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  122. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  123. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  124. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  125. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  126. #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F
  127. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  128. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  129. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  130. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  131. #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000
  132. #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050
  133. #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001
  134. #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400
  135. #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008
  136. #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010
  137. #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001
  138. #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400
  139. #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000
  140. #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004
  141. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846
  142. #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF
  143. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
  144. #define CONFIG_SYS_DDR_MODE_1_800 0x40461520
  145. #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
  146. #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000
  147. #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608
  148. #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000
  149. #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104
  150. #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45
  151. #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114
  152. #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000
  153. #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50
  154. #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000
  155. #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513
  156. #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607
  157. /*FIXME: the following params are constant w.r.t diff freq
  158. combinations. this should be removed later
  159. */
  160. #if CONFIG_DDR_CLK_FREQ == 100000000
  161. #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
  162. #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
  163. #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
  164. #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
  165. #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
  166. #elif CONFIG_DDR_CLK_FREQ == 133000000
  167. #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
  168. #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333
  169. #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333
  170. #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
  171. #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
  172. #else
  173. #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
  174. #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
  175. #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
  176. #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
  177. #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
  178. #endif
  179. /* relocated CCSRBAR */
  180. #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
  181. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
  182. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
  183. /* DSP CCSRBAR */
  184. #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
  185. #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
  186. /*
  187. * IFC Definitions
  188. */
  189. /* NOR Flash on IFC */
  190. #ifdef CONFIG_SPL_BUILD
  191. #define CONFIG_SYS_NO_FLASH
  192. #endif
  193. #define CONFIG_SYS_FLASH_BASE 0x88000000
  194. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */
  195. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  196. #define CONFIG_SYS_NOR_CSPR 0x88000101
  197. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  198. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5)
  199. /* NOR Flash Timing Params */
  200. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \
  201. | FTIM0_NOR_TEADC(0x03) \
  202. | FTIM0_NOR_TAVDS(0x00) \
  203. | FTIM0_NOR_TEAHC(0x0f))
  204. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \
  205. | FTIM1_NOR_TRAD_NOR(0x09) \
  206. | FTIM1_NOR_TSEQRAD_NOR(0x09))
  207. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \
  208. | FTIM2_NOR_TCH(0x4) \
  209. | FTIM2_NOR_TWPH(0x7) \
  210. | FTIM2_NOR_TWP(0x1e))
  211. #define CONFIG_SYS_NOR_FTIM3 0x0
  212. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  213. #define CONFIG_SYS_FLASH_QUIET_TEST
  214. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  215. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  216. #undef CONFIG_SYS_FLASH_CHECKSUM
  217. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  218. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  219. /* CFI for NOR Flash */
  220. #define CONFIG_FLASH_CFI_DRIVER
  221. #define CONFIG_SYS_FLASH_CFI
  222. #define CONFIG_SYS_FLASH_EMPTY_INFO
  223. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  224. /* NAND Flash on IFC */
  225. #define CONFIG_SYS_NAND_BASE 0xff800000
  226. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  227. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  228. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  229. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  230. | CSPR_V)
  231. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  232. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  233. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  234. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  235. | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
  236. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  237. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  238. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  239. /* NAND Flash Timing Params */
  240. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
  241. | FTIM0_NAND_TWP(0x05) \
  242. | FTIM0_NAND_TWCHT(0x02) \
  243. | FTIM0_NAND_TWH(0x04))
  244. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \
  245. | FTIM1_NAND_TWBE(0x1e) \
  246. | FTIM1_NAND_TRR(0x07) \
  247. | FTIM1_NAND_TRP(0x05))
  248. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
  249. | FTIM2_NAND_TREH(0x04) \
  250. | FTIM2_NAND_TWHRE(0x11))
  251. #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
  252. #define CONFIG_SYS_NAND_DDR_LAW 11
  253. /* NAND */
  254. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  255. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  256. #define CONFIG_CMD_NAND
  257. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  258. #ifndef CONFIG_SPL_BUILD
  259. #define CONFIG_FSL_QIXIS
  260. #endif
  261. #ifdef CONFIG_FSL_QIXIS
  262. #define CONFIG_SYS_FPGA_BASE 0xffb00000
  263. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  264. #define QIXIS_BASE CONFIG_SYS_FPGA_BASE
  265. #define QIXIS_LBMAP_SWITCH 9
  266. #define QIXIS_LBMAP_MASK 0x07
  267. #define QIXIS_LBMAP_SHIFT 0
  268. #define QIXIS_LBMAP_DFLTBANK 0x00
  269. #define QIXIS_LBMAP_ALTBANK 0x04
  270. #define QIXIS_RST_CTL_RESET 0x83
  271. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  272. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  273. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  274. #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE
  275. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
  276. | CSPR_PORT_SIZE_8 \
  277. | CSPR_MSEL_GPCM \
  278. | CSPR_V)
  279. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  280. #define CONFIG_SYS_CSOR2 0x0
  281. /* CPLD Timing parameters for IFC CS3 */
  282. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  283. FTIM0_GPCM_TEADC(0x0e) | \
  284. FTIM0_GPCM_TEAHC(0x0e))
  285. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  286. FTIM1_GPCM_TRAD(0x1f))
  287. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  288. FTIM2_GPCM_TCH(0x8) | \
  289. FTIM2_GPCM_TWP(0x1f))
  290. #define CONFIG_SYS_CS2_FTIM3 0x0
  291. #endif
  292. /* Set up IFC registers for boot location NOR/NAND */
  293. #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
  294. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  295. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  296. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  297. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  298. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  299. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  300. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  301. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
  302. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  303. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  304. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  305. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  306. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  307. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  308. #else
  309. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  310. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  311. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  312. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  313. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  314. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  315. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  316. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  317. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  318. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  319. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  320. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  321. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  322. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  323. #endif
  324. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  325. #define CONFIG_BOARD_EARLY_INIT_R
  326. #define CONFIG_SYS_INIT_RAM_LOCK
  327. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  328. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
  329. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  330. - GENERATED_GBL_DATA_SIZE)
  331. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  332. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  333. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
  334. /* Serial Port */
  335. #define CONFIG_CONS_INDEX 1
  336. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  337. #define CONFIG_SYS_NS16550_SERIAL
  338. #define CONFIG_SYS_NS16550_REG_SIZE 1
  339. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  340. #ifdef CONFIG_SPL_BUILD
  341. #define CONFIG_NS16550_MIN_FUNCTIONS
  342. #endif
  343. #define CONFIG_SYS_BAUDRATE_TABLE \
  344. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  345. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  346. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  347. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
  348. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
  349. #define CONFIG_SYS_I2C
  350. #define CONFIG_SYS_I2C_FSL
  351. #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/
  352. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  353. #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/
  354. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  355. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  356. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  357. /* I2C EEPROM */
  358. #define CONFIG_ID_EEPROM
  359. #ifdef CONFIG_ID_EEPROM
  360. #define CONFIG_SYS_I2C_EEPROM_NXID
  361. #endif
  362. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  363. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  364. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  365. /* enable read and write access to EEPROM */
  366. #define CONFIG_CMD_EEPROM
  367. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  368. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  369. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  370. /* I2C FPGA */
  371. #define CONFIG_I2C_FPGA
  372. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  373. #define CONFIG_RTC_DS3231
  374. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  375. /*
  376. * SPI interface will not be available in case of NAND boot SPI CS0 will be
  377. * used for SLIC
  378. */
  379. /* eSPI - Enhanced SPI */
  380. #ifdef CONFIG_FSL_ESPI
  381. #define CONFIG_SF_DEFAULT_SPEED 10000000
  382. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  383. #endif
  384. #if defined(CONFIG_TSEC_ENET)
  385. #define CONFIG_MII /* MII PHY management */
  386. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  387. #define CONFIG_TSEC1 1
  388. #define CONFIG_TSEC1_NAME "eTSEC1"
  389. #define CONFIG_TSEC2 1
  390. #define CONFIG_TSEC2_NAME "eTSEC2"
  391. #define TSEC1_PHY_ADDR 0
  392. #define TSEC2_PHY_ADDR 1
  393. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  394. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  395. #define TSEC1_PHYIDX 0
  396. #define TSEC2_PHYIDX 0
  397. #define CONFIG_ETHPRIME "eTSEC1"
  398. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  399. /* TBI PHY configuration for SGMII mode */
  400. #define CONFIG_TSEC_TBICR_SETTINGS ( \
  401. TBICR_PHY_RESET \
  402. | TBICR_ANEG_ENABLE \
  403. | TBICR_FULL_DUPLEX \
  404. | TBICR_SPEED1_SET \
  405. )
  406. #endif /* CONFIG_TSEC_ENET */
  407. #ifdef CONFIG_MMC
  408. #define CONFIG_DOS_PARTITION
  409. #define CONFIG_FSL_ESDHC
  410. #define CONFIG_GENERIC_MMC
  411. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  412. #endif
  413. #define CONFIG_USB_EHCI /* USB */
  414. #ifdef CONFIG_USB_EHCI
  415. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  416. #define CONFIG_USB_EHCI_FSL
  417. #define CONFIG_HAS_FSL_DR_USB
  418. #endif
  419. /*
  420. * Environment
  421. */
  422. #if defined(CONFIG_RAMBOOT_SDCARD)
  423. #define CONFIG_ENV_IS_IN_MMC
  424. #define CONFIG_FSL_FIXED_MMC_LOCATION
  425. #define CONFIG_SYS_MMC_ENV_DEV 0
  426. #define CONFIG_ENV_SIZE 0x2000
  427. #elif defined(CONFIG_RAMBOOT_SPIFLASH)
  428. #define CONFIG_ENV_IS_IN_SPI_FLASH
  429. #define CONFIG_ENV_SPI_BUS 0
  430. #define CONFIG_ENV_SPI_CS 0
  431. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  432. #define CONFIG_ENV_SPI_MODE 0
  433. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  434. #define CONFIG_ENV_SECT_SIZE 0x10000
  435. #define CONFIG_ENV_SIZE 0x2000
  436. #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
  437. #define CONFIG_ENV_IS_IN_NAND
  438. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  439. #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  440. #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
  441. #elif defined(CONFIG_SYS_RAMBOOT)
  442. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  443. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  444. #define CONFIG_ENV_SIZE 0x2000
  445. #else
  446. #define CONFIG_ENV_IS_IN_FLASH
  447. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  448. #define CONFIG_ENV_SIZE 0x2000
  449. #define CONFIG_ENV_SECT_SIZE 0x20000
  450. #endif
  451. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  452. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  453. /*
  454. * Command line configuration.
  455. */
  456. #define CONFIG_CMD_DATE
  457. #define CONFIG_CMD_ERRATA
  458. #define CONFIG_CMD_IRQ
  459. #define CONFIG_CMD_REGINFO
  460. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  461. #define CONFIG_DOS_PARTITION
  462. #endif
  463. /* Hash command with SHA acceleration supported in hardware */
  464. #ifdef CONFIG_FSL_CAAM
  465. #define CONFIG_CMD_HASH
  466. #define CONFIG_SHA_HW_ACCEL
  467. #endif
  468. /*
  469. * Miscellaneous configurable options
  470. */
  471. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  472. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  473. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  474. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  475. #if defined(CONFIG_CMD_KGDB)
  476. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  477. #else
  478. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  479. #endif
  480. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  481. /* Print Buffer Size */
  482. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  483. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  484. /*
  485. * For booting Linux, the board info and command line data
  486. * have to be in the first 64 MB of memory, since this is
  487. * the maximum mapped by the Linux kernel during initialization.
  488. */
  489. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  490. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  491. #if defined(CONFIG_CMD_KGDB)
  492. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  493. #endif
  494. /*
  495. * Dynamic MTD Partition support with mtdparts
  496. */
  497. #ifndef CONFIG_SYS_NO_FLASH
  498. #define CONFIG_MTD_DEVICE
  499. #define CONFIG_MTD_PARTITIONS
  500. #define CONFIG_CMD_MTDPARTS
  501. #define CONFIG_FLASH_CFI_MTD
  502. #define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash,"
  503. #define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \
  504. "55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \
  505. "8m(kernel),512k(dtb),-(fs)"
  506. #endif
  507. /*
  508. * Environment Configuration
  509. */
  510. #if defined(CONFIG_TSEC_ENET)
  511. #define CONFIG_HAS_ETH0
  512. #define CONFIG_HAS_ETH1
  513. #endif
  514. #define CONFIG_HOSTNAME BSC9132qds
  515. #define CONFIG_ROOTPATH "/opt/nfsroot"
  516. #define CONFIG_BOOTFILE "uImage"
  517. #define CONFIG_UBOOTPATH "u-boot.bin"
  518. #define CONFIG_BAUDRATE 115200
  519. #ifdef CONFIG_SDCARD
  520. #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
  521. #else
  522. #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
  523. #endif
  524. #define CONFIG_EXTRA_ENV_SETTINGS \
  525. "netdev=eth0\0" \
  526. "uboot=" CONFIG_UBOOTPATH "\0" \
  527. "loadaddr=1000000\0" \
  528. "bootfile=uImage\0" \
  529. "consoledev=ttyS0\0" \
  530. "ramdiskaddr=2000000\0" \
  531. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  532. "fdtaddr=1e00000\0" \
  533. "fdtfile=bsc9132qds.dtb\0" \
  534. "bdev=sda1\0" \
  535. CONFIG_DEF_HWCONFIG\
  536. "othbootargs=mem=880M ramdisk_size=600000 " \
  537. "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
  538. "isolcpus=0\0" \
  539. "usbext2boot=setenv bootargs root=/dev/ram rw " \
  540. "console=$consoledev,$baudrate $othbootargs; " \
  541. "usb start;" \
  542. "ext2load usb 0:4 $loadaddr $bootfile;" \
  543. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  544. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  545. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  546. "debug_halt_off=mw ff7e0e30 0xf0000000;"
  547. #define CONFIG_NFSBOOTCOMMAND \
  548. "setenv bootargs root=/dev/nfs rw " \
  549. "nfsroot=$serverip:$rootpath " \
  550. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  551. "console=$consoledev,$baudrate $othbootargs;" \
  552. "tftp $loadaddr $bootfile;" \
  553. "tftp $fdtaddr $fdtfile;" \
  554. "bootm $loadaddr - $fdtaddr"
  555. #define CONFIG_HDBOOT \
  556. "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
  557. "console=$consoledev,$baudrate $othbootargs;" \
  558. "usb start;" \
  559. "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
  560. "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
  561. "bootm $loadaddr - $fdtaddr"
  562. #define CONFIG_RAMBOOTCOMMAND \
  563. "setenv bootargs root=/dev/ram rw " \
  564. "console=$consoledev,$baudrate $othbootargs; " \
  565. "tftp $ramdiskaddr $ramdiskfile;" \
  566. "tftp $loadaddr $bootfile;" \
  567. "tftp $fdtaddr $fdtfile;" \
  568. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  569. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  570. #include <asm/fsl_secure_boot.h>
  571. #endif /* __CONFIG_H */