123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292 |
- #include <common.h>
- #include <mpc5xxx.h>
- #include <pci.h>
- #include <asm/processor.h>
- #include <libfdt.h>
- #define SDRAM_DDR 0
- #if 1
- #define SDRAM_MODE 0x00CD0000
- #define SDRAM_CONTROL 0x504F0000
- #define SDRAM_CONFIG1 0xD2322800
- #define SDRAM_CONFIG2 0x8AD70000
- #else
- #define SDRAM_MODE 0x008D0000
- #define SDRAM_CONTROL 0xD04F0000
- #define SDRAM_CONFIG1 0xf7277f00
- #define SDRAM_CONFIG2 0x88b70004
- #endif
- #ifndef CONFIG_SYS_RAMBOOT
- static void sdram_start (int hi_addr)
- {
- long hi_addr_bit = hi_addr ? 0x01000000 : 0;
-
- *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
- __asm__ volatile ("sync");
-
- *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
- __asm__ volatile ("sync");
- #if SDRAM_DDR
-
- *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
- __asm__ volatile ("sync");
-
- *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
- __asm__ volatile ("sync");
- #endif
-
- *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
- __asm__ volatile ("sync");
-
- *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
- __asm__ volatile ("sync");
-
- *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
- __asm__ volatile ("sync");
-
- *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
- __asm__ volatile ("sync");
- }
- #endif
- phys_size_t initdram (int board_type)
- {
- ulong dramsize = 0;
- ulong dramsize2 = 0;
- uint svr, pvr;
- #ifndef CONFIG_SYS_RAMBOOT
- ulong test1, test2;
-
- *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;
- *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;
- __asm__ volatile ("sync");
-
- *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
- *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
- __asm__ volatile ("sync");
- #if SDRAM_DDR
-
- *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
- __asm__ volatile ("sync");
- #endif
-
- sdram_start(0);
- test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
- sdram_start(1);
- test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
- if (test1 > test2) {
- sdram_start(0);
- dramsize = test1;
- } else {
- dramsize = test2;
- }
-
- if (dramsize < (1 << 20)) {
- dramsize = 0;
- }
-
- if (dramsize > 0) {
- *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
- } else {
- *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0;
- }
-
- *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;
-
- if (!dramsize)
- sdram_start(0);
- test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
- if (!dramsize) {
- sdram_start(1);
- test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
- }
- if (test1 > test2) {
- sdram_start(0);
- dramsize2 = test1;
- } else {
- dramsize2 = test2;
- }
-
- if (dramsize2 < (1 << 20)) {
- dramsize2 = 0;
- }
-
- if (dramsize2 > 0) {
- *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
- | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
- } else {
- *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize;
- }
- #else
-
- dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
- if (dramsize >= 0x13) {
- dramsize = (1 << (dramsize - 0x13)) << 20;
- } else {
- dramsize = 0;
- }
-
- dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
- if (dramsize2 >= 0x13) {
- dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
- } else {
- dramsize2 = 0;
- }
- #endif
-
- svr = get_svr();
- pvr = get_pvr();
- if ((SVR_MJREV(svr) >= 2) &&
- (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
- *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
- __asm__ volatile ("sync");
- }
- return dramsize + dramsize2;
- }
- int checkboard (void)
- {
- puts ("Board: Sauter (Jupiter)\n");
- return 0;
- }
- void flash_preinit(void)
- {
-
- *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1;
- }
- int board_early_init_r (void)
- {
- flash_preinit ();
- return 0;
- }
- void flash_afterinit(ulong size)
- {
- if (size == 0x1000000) {
- *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
- START_REG(CONFIG_SYS_BOOTCS_START | size);
- *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
- STOP_REG(CONFIG_SYS_BOOTCS_START | size, size);
- }
- *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25);
- *(vu_long *)MPC5XXX_ADDECR |= (1 << 16);
- }
- int update_flash_size (int flash_size)
- {
- flash_afterinit (flash_size);
- return 0;
- }
- int board_early_init_f (void)
- {
- *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1;
- return 0;
- }
- #ifdef CONFIG_PCI
- static struct pci_controller hose;
- extern void pci_mpc5xxx_init(struct pci_controller *);
- void pci_init_board(void)
- {
- pci_mpc5xxx_init(&hose);
- }
- #endif
- #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
- void init_ide_reset (void)
- {
- debug ("init_ide_reset\n");
-
- *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
- *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
-
- *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
- }
- void ide_set_reset (int idereset)
- {
- debug ("ide_reset(%d)\n", idereset);
- if (idereset) {
- *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
-
- udelay(500000);
- } else {
- *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
- }
- }
- #endif
- #ifdef CONFIG_OF_BOARD_SETUP
- int ft_board_setup(void *blob, bd_t *bd)
- {
- ft_cpu_setup(blob, bd);
- return 0;
- }
- #endif
|