mux.c 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Muxing for Gumstix Pepper and AM335x-based boards
  3. *
  4. * Copyright (C) 2014, Gumstix, Incorporated - http://www.gumstix.com/
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/arch/sys_proto.h>
  10. #include <asm/arch/hardware.h>
  11. #include <asm/arch/mux.h>
  12. #include <asm/io.h>
  13. #include <i2c.h>
  14. #include "board.h"
  15. static struct module_pin_mux uart0_pin_mux[] = {
  16. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
  17. {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
  18. {-1},
  19. };
  20. static struct module_pin_mux mmc0_pin_mux[] = {
  21. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  22. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  23. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  24. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  25. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  26. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  27. {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
  28. {-1},
  29. };
  30. static struct module_pin_mux i2c0_pin_mux[] = {
  31. /* I2C_DATA */
  32. {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
  33. /* I2C_SCLK */
  34. {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
  35. {-1},
  36. };
  37. static struct module_pin_mux rgmii1_pin_mux[] = {
  38. {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
  39. {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
  40. {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
  41. {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
  42. {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
  43. {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
  44. {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
  45. {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
  46. {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
  47. {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
  48. {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
  49. {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
  50. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
  51. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  52. {OFFSET(rmii1_refclk), MODE(7) | RXACTIVE}, /* ETH_INT */
  53. {OFFSET(mii1_col), MODE(7) | PULLUP_EN}, /* PHY_NRESET */
  54. {OFFSET(xdma_event_intr1), MODE(3)},
  55. {-1},
  56. };
  57. void enable_uart0_pin_mux(void)
  58. {
  59. configure_module_pin_mux(uart0_pin_mux);
  60. }
  61. void enable_i2c0_pin_mux(void)
  62. {
  63. configure_module_pin_mux(i2c0_pin_mux);
  64. }
  65. /*
  66. * Do board-specific muxes.
  67. */
  68. void enable_board_pin_mux(void)
  69. {
  70. /* I2C0 */
  71. configure_module_pin_mux(i2c0_pin_mux);
  72. /* SD Card */
  73. configure_module_pin_mux(mmc0_pin_mux);
  74. /* Ethernet pinmux. */
  75. configure_module_pin_mux(rgmii1_pin_mux);
  76. }