dib3000mb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@posteo.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dvb-usb for more information
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/string.h>
  28. #include <linux/slab.h>
  29. #include "dvb_frontend.h"
  30. #include "dib3000.h"
  31. #include "dib3000mb_priv.h"
  32. /* Version information */
  33. #define DRIVER_VERSION "0.1"
  34. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  35. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@posteo.de"
  36. static int debug;
  37. module_param(debug, int, 0644);
  38. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  39. #define deb_info(args...) dprintk(0x01,args)
  40. #define deb_i2c(args...) dprintk(0x02,args)
  41. #define deb_srch(args...) dprintk(0x04,args)
  42. #define deb_info(args...) dprintk(0x01,args)
  43. #define deb_xfer(args...) dprintk(0x02,args)
  44. #define deb_setf(args...) dprintk(0x04,args)
  45. #define deb_getf(args...) dprintk(0x08,args)
  46. static int dib3000_read_reg(struct dib3000_state *state, u16 reg)
  47. {
  48. u8 wb[] = { ((reg >> 8) | 0x80) & 0xff, reg & 0xff };
  49. u8 rb[2];
  50. struct i2c_msg msg[] = {
  51. { .addr = state->config.demod_address, .flags = 0, .buf = wb, .len = 2 },
  52. { .addr = state->config.demod_address, .flags = I2C_M_RD, .buf = rb, .len = 2 },
  53. };
  54. if (i2c_transfer(state->i2c, msg, 2) != 2)
  55. deb_i2c("i2c read error\n");
  56. deb_i2c("reading i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,
  57. (rb[0] << 8) | rb[1],(rb[0] << 8) | rb[1]);
  58. return (rb[0] << 8) | rb[1];
  59. }
  60. static int dib3000_write_reg(struct dib3000_state *state, u16 reg, u16 val)
  61. {
  62. u8 b[] = {
  63. (reg >> 8) & 0xff, reg & 0xff,
  64. (val >> 8) & 0xff, val & 0xff,
  65. };
  66. struct i2c_msg msg[] = {
  67. { .addr = state->config.demod_address, .flags = 0, .buf = b, .len = 4 }
  68. };
  69. deb_i2c("writing i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,val,val);
  70. return i2c_transfer(state->i2c,msg, 1) != 1 ? -EREMOTEIO : 0;
  71. }
  72. static int dib3000_search_status(u16 irq,u16 lock)
  73. {
  74. if (irq & 0x02) {
  75. if (lock & 0x01) {
  76. deb_srch("auto search succeeded\n");
  77. return 1; // auto search succeeded
  78. } else {
  79. deb_srch("auto search not successful\n");
  80. return 0; // auto search failed
  81. }
  82. } else if (irq & 0x01) {
  83. deb_srch("auto search failed\n");
  84. return 0; // auto search failed
  85. }
  86. return -1; // try again
  87. }
  88. /* for auto search */
  89. static u16 dib3000_seq[2][2][2] = /* fft,gua, inv */
  90. { /* fft */
  91. { /* gua */
  92. { 0, 1 }, /* 0 0 { 0,1 } */
  93. { 3, 9 }, /* 0 1 { 0,1 } */
  94. },
  95. {
  96. { 2, 5 }, /* 1 0 { 0,1 } */
  97. { 6, 11 }, /* 1 1 { 0,1 } */
  98. }
  99. };
  100. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  101. struct dtv_frontend_properties *c);
  102. static int dib3000mb_set_frontend(struct dvb_frontend *fe, int tuner)
  103. {
  104. struct dib3000_state* state = fe->demodulator_priv;
  105. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  106. enum fe_code_rate fe_cr = FEC_NONE;
  107. int search_state, seq;
  108. if (tuner && fe->ops.tuner_ops.set_params) {
  109. fe->ops.tuner_ops.set_params(fe);
  110. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  111. deb_setf("bandwidth: ");
  112. switch (c->bandwidth_hz) {
  113. case 8000000:
  114. deb_setf("8 MHz\n");
  115. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  116. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  117. break;
  118. case 7000000:
  119. deb_setf("7 MHz\n");
  120. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  121. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  122. break;
  123. case 6000000:
  124. deb_setf("6 MHz\n");
  125. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  126. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  127. break;
  128. case 0:
  129. return -EOPNOTSUPP;
  130. default:
  131. err("unknown bandwidth value.");
  132. return -EINVAL;
  133. }
  134. }
  135. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  136. deb_setf("transmission mode: ");
  137. switch (c->transmission_mode) {
  138. case TRANSMISSION_MODE_2K:
  139. deb_setf("2k\n");
  140. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  141. break;
  142. case TRANSMISSION_MODE_8K:
  143. deb_setf("8k\n");
  144. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  145. break;
  146. case TRANSMISSION_MODE_AUTO:
  147. deb_setf("auto\n");
  148. break;
  149. default:
  150. return -EINVAL;
  151. }
  152. deb_setf("guard: ");
  153. switch (c->guard_interval) {
  154. case GUARD_INTERVAL_1_32:
  155. deb_setf("1_32\n");
  156. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  157. break;
  158. case GUARD_INTERVAL_1_16:
  159. deb_setf("1_16\n");
  160. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  161. break;
  162. case GUARD_INTERVAL_1_8:
  163. deb_setf("1_8\n");
  164. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  165. break;
  166. case GUARD_INTERVAL_1_4:
  167. deb_setf("1_4\n");
  168. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  169. break;
  170. case GUARD_INTERVAL_AUTO:
  171. deb_setf("auto\n");
  172. break;
  173. default:
  174. return -EINVAL;
  175. }
  176. deb_setf("inversion: ");
  177. switch (c->inversion) {
  178. case INVERSION_OFF:
  179. deb_setf("off\n");
  180. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  181. break;
  182. case INVERSION_AUTO:
  183. deb_setf("auto ");
  184. break;
  185. case INVERSION_ON:
  186. deb_setf("on\n");
  187. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  188. break;
  189. default:
  190. return -EINVAL;
  191. }
  192. deb_setf("modulation: ");
  193. switch (c->modulation) {
  194. case QPSK:
  195. deb_setf("qpsk\n");
  196. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  197. break;
  198. case QAM_16:
  199. deb_setf("qam16\n");
  200. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  201. break;
  202. case QAM_64:
  203. deb_setf("qam64\n");
  204. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  205. break;
  206. case QAM_AUTO:
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. deb_setf("hierarchy: ");
  212. switch (c->hierarchy) {
  213. case HIERARCHY_NONE:
  214. deb_setf("none ");
  215. /* fall through */
  216. case HIERARCHY_1:
  217. deb_setf("alpha=1\n");
  218. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  219. break;
  220. case HIERARCHY_2:
  221. deb_setf("alpha=2\n");
  222. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  223. break;
  224. case HIERARCHY_4:
  225. deb_setf("alpha=4\n");
  226. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  227. break;
  228. case HIERARCHY_AUTO:
  229. deb_setf("alpha=auto\n");
  230. break;
  231. default:
  232. return -EINVAL;
  233. }
  234. deb_setf("hierarchy: ");
  235. if (c->hierarchy == HIERARCHY_NONE) {
  236. deb_setf("none\n");
  237. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  238. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  239. fe_cr = c->code_rate_HP;
  240. } else if (c->hierarchy != HIERARCHY_AUTO) {
  241. deb_setf("on\n");
  242. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  243. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  244. fe_cr = c->code_rate_LP;
  245. }
  246. deb_setf("fec: ");
  247. switch (fe_cr) {
  248. case FEC_1_2:
  249. deb_setf("1_2\n");
  250. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  251. break;
  252. case FEC_2_3:
  253. deb_setf("2_3\n");
  254. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  255. break;
  256. case FEC_3_4:
  257. deb_setf("3_4\n");
  258. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  259. break;
  260. case FEC_5_6:
  261. deb_setf("5_6\n");
  262. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  263. break;
  264. case FEC_7_8:
  265. deb_setf("7_8\n");
  266. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  267. break;
  268. case FEC_NONE:
  269. deb_setf("none ");
  270. break;
  271. case FEC_AUTO:
  272. deb_setf("auto\n");
  273. break;
  274. default:
  275. return -EINVAL;
  276. }
  277. seq = dib3000_seq
  278. [c->transmission_mode == TRANSMISSION_MODE_AUTO]
  279. [c->guard_interval == GUARD_INTERVAL_AUTO]
  280. [c->inversion == INVERSION_AUTO];
  281. deb_setf("seq? %d\n", seq);
  282. wr(DIB3000MB_REG_SEQ, seq);
  283. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  284. if (c->transmission_mode == TRANSMISSION_MODE_2K) {
  285. if (c->guard_interval == GUARD_INTERVAL_1_8) {
  286. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  287. } else {
  288. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  289. }
  290. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  291. } else {
  292. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  293. }
  294. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  295. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  296. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  297. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  298. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  299. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  300. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  301. /* wait for AGC lock */
  302. msleep(70);
  303. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  304. /* something has to be auto searched */
  305. if (c->modulation == QAM_AUTO ||
  306. c->hierarchy == HIERARCHY_AUTO ||
  307. fe_cr == FEC_AUTO ||
  308. c->inversion == INVERSION_AUTO) {
  309. int as_count=0;
  310. deb_setf("autosearch enabled.\n");
  311. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  312. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  313. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  314. while ((search_state =
  315. dib3000_search_status(
  316. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  317. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  318. msleep(1);
  319. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  320. if (search_state == 1) {
  321. if (dib3000mb_get_frontend(fe, c) == 0) {
  322. deb_setf("reading tuning data from frontend succeeded.\n");
  323. return dib3000mb_set_frontend(fe, 0);
  324. }
  325. }
  326. } else {
  327. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  328. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  329. }
  330. return 0;
  331. }
  332. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  333. {
  334. struct dib3000_state* state = fe->demodulator_priv;
  335. deb_info("dib3000mb is getting up.\n");
  336. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  337. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  338. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  339. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  340. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  341. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  342. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  343. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  344. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  345. wr_foreach(dib3000mb_reg_impulse_noise,
  346. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  347. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  348. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  349. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  350. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  351. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  352. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  353. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  354. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  355. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  356. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  357. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  358. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  359. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  360. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  361. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  362. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  363. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  364. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  365. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  366. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  367. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  368. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  369. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  370. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  371. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  372. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  373. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  374. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  375. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  376. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  377. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  378. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  379. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  380. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  381. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  382. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  383. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  384. return 0;
  385. }
  386. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  387. struct dtv_frontend_properties *c)
  388. {
  389. struct dib3000_state* state = fe->demodulator_priv;
  390. enum fe_code_rate *cr;
  391. u16 tps_val;
  392. int inv_test1,inv_test2;
  393. u32 dds_val, threshold = 0x800000;
  394. if (!rd(DIB3000MB_REG_TPS_LOCK))
  395. return 0;
  396. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  397. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  398. if (dds_val < threshold)
  399. inv_test1 = 0;
  400. else if (dds_val == threshold)
  401. inv_test1 = 1;
  402. else
  403. inv_test1 = 2;
  404. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  405. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  406. if (dds_val < threshold)
  407. inv_test2 = 0;
  408. else if (dds_val == threshold)
  409. inv_test2 = 1;
  410. else
  411. inv_test2 = 2;
  412. c->inversion =
  413. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  414. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  415. INVERSION_ON : INVERSION_OFF;
  416. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, c->inversion);
  417. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  418. case DIB3000_CONSTELLATION_QPSK:
  419. deb_getf("QPSK ");
  420. c->modulation = QPSK;
  421. break;
  422. case DIB3000_CONSTELLATION_16QAM:
  423. deb_getf("QAM16 ");
  424. c->modulation = QAM_16;
  425. break;
  426. case DIB3000_CONSTELLATION_64QAM:
  427. deb_getf("QAM64 ");
  428. c->modulation = QAM_64;
  429. break;
  430. default:
  431. err("Unexpected constellation returned by TPS (%d)", tps_val);
  432. break;
  433. }
  434. deb_getf("TPS: %d\n", tps_val);
  435. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  436. deb_getf("HRCH ON\n");
  437. cr = &c->code_rate_LP;
  438. c->code_rate_HP = FEC_NONE;
  439. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  440. case DIB3000_ALPHA_0:
  441. deb_getf("HIERARCHY_NONE ");
  442. c->hierarchy = HIERARCHY_NONE;
  443. break;
  444. case DIB3000_ALPHA_1:
  445. deb_getf("HIERARCHY_1 ");
  446. c->hierarchy = HIERARCHY_1;
  447. break;
  448. case DIB3000_ALPHA_2:
  449. deb_getf("HIERARCHY_2 ");
  450. c->hierarchy = HIERARCHY_2;
  451. break;
  452. case DIB3000_ALPHA_4:
  453. deb_getf("HIERARCHY_4 ");
  454. c->hierarchy = HIERARCHY_4;
  455. break;
  456. default:
  457. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  458. break;
  459. }
  460. deb_getf("TPS: %d\n", tps_val);
  461. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  462. } else {
  463. deb_getf("HRCH OFF\n");
  464. cr = &c->code_rate_HP;
  465. c->code_rate_LP = FEC_NONE;
  466. c->hierarchy = HIERARCHY_NONE;
  467. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  468. }
  469. switch (tps_val) {
  470. case DIB3000_FEC_1_2:
  471. deb_getf("FEC_1_2 ");
  472. *cr = FEC_1_2;
  473. break;
  474. case DIB3000_FEC_2_3:
  475. deb_getf("FEC_2_3 ");
  476. *cr = FEC_2_3;
  477. break;
  478. case DIB3000_FEC_3_4:
  479. deb_getf("FEC_3_4 ");
  480. *cr = FEC_3_4;
  481. break;
  482. case DIB3000_FEC_5_6:
  483. deb_getf("FEC_5_6 ");
  484. *cr = FEC_4_5;
  485. break;
  486. case DIB3000_FEC_7_8:
  487. deb_getf("FEC_7_8 ");
  488. *cr = FEC_7_8;
  489. break;
  490. default:
  491. err("Unexpected FEC returned by TPS (%d)", tps_val);
  492. break;
  493. }
  494. deb_getf("TPS: %d\n",tps_val);
  495. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  496. case DIB3000_GUARD_TIME_1_32:
  497. deb_getf("GUARD_INTERVAL_1_32 ");
  498. c->guard_interval = GUARD_INTERVAL_1_32;
  499. break;
  500. case DIB3000_GUARD_TIME_1_16:
  501. deb_getf("GUARD_INTERVAL_1_16 ");
  502. c->guard_interval = GUARD_INTERVAL_1_16;
  503. break;
  504. case DIB3000_GUARD_TIME_1_8:
  505. deb_getf("GUARD_INTERVAL_1_8 ");
  506. c->guard_interval = GUARD_INTERVAL_1_8;
  507. break;
  508. case DIB3000_GUARD_TIME_1_4:
  509. deb_getf("GUARD_INTERVAL_1_4 ");
  510. c->guard_interval = GUARD_INTERVAL_1_4;
  511. break;
  512. default:
  513. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  514. break;
  515. }
  516. deb_getf("TPS: %d\n", tps_val);
  517. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  518. case DIB3000_TRANSMISSION_MODE_2K:
  519. deb_getf("TRANSMISSION_MODE_2K ");
  520. c->transmission_mode = TRANSMISSION_MODE_2K;
  521. break;
  522. case DIB3000_TRANSMISSION_MODE_8K:
  523. deb_getf("TRANSMISSION_MODE_8K ");
  524. c->transmission_mode = TRANSMISSION_MODE_8K;
  525. break;
  526. default:
  527. err("unexpected transmission mode return by TPS (%d)", tps_val);
  528. break;
  529. }
  530. deb_getf("TPS: %d\n", tps_val);
  531. return 0;
  532. }
  533. static int dib3000mb_read_status(struct dvb_frontend *fe,
  534. enum fe_status *stat)
  535. {
  536. struct dib3000_state* state = fe->demodulator_priv;
  537. *stat = 0;
  538. if (rd(DIB3000MB_REG_AGC_LOCK))
  539. *stat |= FE_HAS_SIGNAL;
  540. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  541. *stat |= FE_HAS_CARRIER;
  542. if (rd(DIB3000MB_REG_VIT_LCK))
  543. *stat |= FE_HAS_VITERBI;
  544. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  545. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  546. deb_getf("actual status is %2x\n",*stat);
  547. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  548. rd(DIB3000MB_REG_TPS_LOCK),
  549. rd(DIB3000MB_REG_TPS_QAM),
  550. rd(DIB3000MB_REG_TPS_HRCH),
  551. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  552. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  553. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  554. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  555. rd(DIB3000MB_REG_TPS_FFT),
  556. rd(DIB3000MB_REG_TPS_CELL_ID));
  557. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  558. return 0;
  559. }
  560. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  561. {
  562. struct dib3000_state* state = fe->demodulator_priv;
  563. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  564. return 0;
  565. }
  566. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  567. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  568. {
  569. struct dib3000_state* state = fe->demodulator_priv;
  570. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  571. return 0;
  572. }
  573. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  574. {
  575. struct dib3000_state* state = fe->demodulator_priv;
  576. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  577. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  578. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  579. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  580. return 0;
  581. }
  582. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  583. {
  584. struct dib3000_state* state = fe->demodulator_priv;
  585. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  586. return 0;
  587. }
  588. static int dib3000mb_sleep(struct dvb_frontend* fe)
  589. {
  590. struct dib3000_state* state = fe->demodulator_priv;
  591. deb_info("dib3000mb is going to bed.\n");
  592. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  593. return 0;
  594. }
  595. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  596. {
  597. tune->min_delay_ms = 800;
  598. return 0;
  599. }
  600. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  601. {
  602. return dib3000mb_fe_init(fe, 0);
  603. }
  604. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend *fe)
  605. {
  606. return dib3000mb_set_frontend(fe, 1);
  607. }
  608. static void dib3000mb_release(struct dvb_frontend* fe)
  609. {
  610. struct dib3000_state *state = fe->demodulator_priv;
  611. kfree(state);
  612. }
  613. /* pid filter and transfer stuff */
  614. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  615. {
  616. struct dib3000_state *state = fe->demodulator_priv;
  617. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  618. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  619. return 0;
  620. }
  621. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  622. {
  623. struct dib3000_state *state = fe->demodulator_priv;
  624. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  625. if (onoff) {
  626. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  627. } else {
  628. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  629. }
  630. return 0;
  631. }
  632. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  633. {
  634. struct dib3000_state *state = fe->demodulator_priv;
  635. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  636. wr(DIB3000MB_REG_PID_PARSE,onoff);
  637. return 0;
  638. }
  639. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  640. {
  641. struct dib3000_state *state = fe->demodulator_priv;
  642. if (onoff) {
  643. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  644. } else {
  645. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  646. }
  647. return 0;
  648. }
  649. static struct dvb_frontend_ops dib3000mb_ops;
  650. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  651. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  652. {
  653. struct dib3000_state* state = NULL;
  654. /* allocate memory for the internal state */
  655. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  656. if (state == NULL)
  657. goto error;
  658. /* setup the state */
  659. state->i2c = i2c;
  660. memcpy(&state->config,config,sizeof(struct dib3000_config));
  661. /* check for the correct demod */
  662. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  663. goto error;
  664. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  665. goto error;
  666. /* create dvb_frontend */
  667. memcpy(&state->frontend.ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  668. state->frontend.demodulator_priv = state;
  669. /* set the xfer operations */
  670. xfer_ops->pid_parse = dib3000mb_pid_parse;
  671. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  672. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  673. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  674. return &state->frontend;
  675. error:
  676. kfree(state);
  677. return NULL;
  678. }
  679. static struct dvb_frontend_ops dib3000mb_ops = {
  680. .delsys = { SYS_DVBT },
  681. .info = {
  682. .name = "DiBcom 3000M-B DVB-T",
  683. .frequency_min = 44250000,
  684. .frequency_max = 867250000,
  685. .frequency_stepsize = 62500,
  686. .caps = FE_CAN_INVERSION_AUTO |
  687. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  688. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  689. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  690. FE_CAN_TRANSMISSION_MODE_AUTO |
  691. FE_CAN_GUARD_INTERVAL_AUTO |
  692. FE_CAN_RECOVER |
  693. FE_CAN_HIERARCHY_AUTO,
  694. },
  695. .release = dib3000mb_release,
  696. .init = dib3000mb_fe_init_nonmobile,
  697. .sleep = dib3000mb_sleep,
  698. .set_frontend = dib3000mb_set_frontend_and_tuner,
  699. .get_frontend = dib3000mb_get_frontend,
  700. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  701. .read_status = dib3000mb_read_status,
  702. .read_ber = dib3000mb_read_ber,
  703. .read_signal_strength = dib3000mb_read_signal_strength,
  704. .read_snr = dib3000mb_read_snr,
  705. .read_ucblocks = dib3000mb_read_unc_blocks,
  706. };
  707. MODULE_AUTHOR(DRIVER_AUTHOR);
  708. MODULE_DESCRIPTION(DRIVER_DESC);
  709. MODULE_LICENSE("GPL");
  710. EXPORT_SYMBOL(dib3000mb_attach);