cslr_fftc.h 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471
  1. /********************************************************************
  2. * Copyright (C) 2003-2011 Texas Instruments Incorporated.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions
  6. * are met:
  7. *
  8. * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. *
  11. * Redistributions in binary form must reproduce the above copyright
  12. * notice, this list of conditions and the following disclaimer in the
  13. * documentation and/or other materials provided with the
  14. * distribution.
  15. *
  16. * Neither the name of Texas Instruments Incorporated nor the names of
  17. * its contributors may be used to endorse or promote products derived
  18. * from this software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  21. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  22. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  23. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  24. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  25. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  26. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  27. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  28. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  30. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. */
  33. /*********************************************************************
  34. * file: cslr_fftc.h
  35. *
  36. * Brief: This file contains the Register Description for fftc
  37. *
  38. *********************************************************************/
  39. #ifndef CSLR_FFTC_H_
  40. #define CSLR_FFTC_H_
  41. #include <ti/csl/cslr.h>
  42. #include <ti/csl/tistdtypes.h>
  43. /* Minimum unit = 1 byte */
  44. /**************************************************************************\
  45. * Register Overlay Structure for TCHAN_SCHED
  46. \**************************************************************************/
  47. typedef struct {
  48. volatile Uint32 TCHAN_SCHED_CFG_REG;
  49. } CSL_FftcTchan_schedRegs;
  50. /**************************************************************************\
  51. * Register Overlay Structure for TCHAN
  52. \**************************************************************************/
  53. typedef struct {
  54. volatile Uint32 TCHAN_GCFG_REG_A;
  55. volatile Uint32 TCHAN_GCFG_REG_B;
  56. volatile Uint8 RSVD9[24];
  57. } CSL_FftcTchanRegs;
  58. /**************************************************************************\
  59. * Register Overlay Structure for RCHAN
  60. \**************************************************************************/
  61. typedef struct {
  62. volatile Uint32 RCHAN_GCFG_REG_A;
  63. volatile Uint8 RSVD11[28];
  64. } CSL_FftcRchanRegs;
  65. /**************************************************************************\
  66. * Register Overlay Structure for RFLOW
  67. \**************************************************************************/
  68. typedef struct {
  69. volatile Uint32 RFLOW_CFG_REG_A;
  70. volatile Uint32 RFLOW_CFG_REG_B;
  71. volatile Uint32 RFLOW_CFG_REG_C;
  72. volatile Uint32 RFLOW_CFG_REG_D;
  73. volatile Uint32 RFLOW_CFG_REG_E;
  74. volatile Uint32 RFLOW_CFG_REG_F;
  75. volatile Uint32 RFLOW_CFG_REG_G;
  76. volatile Uint32 RFLOW_CFG_REG_H;
  77. } CSL_FftcRflowRegs;
  78. /**************************************************************************\
  79. * Register Overlay Structure
  80. \**************************************************************************/
  81. typedef struct {
  82. volatile Uint32 PID;
  83. volatile Uint32 CONFIG;
  84. volatile Uint32 CONTROL;
  85. volatile Uint32 STATUS;
  86. volatile Uint32 EMU_CONTROL;
  87. volatile Uint32 ERROR_STAT;
  88. volatile Uint32 ERROR_CLR;
  89. volatile Uint32 ERROR_EN_STAT;
  90. volatile Uint32 ERROR_EN;
  91. volatile Uint32 ERROR_EN_CLR;
  92. volatile Uint32 ERROR_HALT;
  93. volatile Uint32 EOI;
  94. volatile Uint32 CLIP_Q[4];
  95. volatile Uint32 Q0_DEST;
  96. volatile Uint32 Q0_SCALE_SHIFT;
  97. volatile Uint32 Q0_CYCLIC_PREFIX;
  98. volatile Uint32 Q0_CONTROL;
  99. volatile Uint32 Q0_LTE_FREQ;
  100. volatile Uint8 RSVD0[28];
  101. volatile Uint32 Q1_DEST;
  102. volatile Uint32 Q1_SCALE_SHIFT;
  103. volatile Uint32 Q1_CYCLIC_PREFIX;
  104. volatile Uint32 Q1_CONTROL;
  105. volatile Uint32 Q1_LTE_FREQ;
  106. volatile Uint8 RSVD1[28];
  107. volatile Uint32 Q2_DEST;
  108. volatile Uint32 Q2_SCALE_SHIFT;
  109. volatile Uint32 Q2_CYCLIC_PREFIX;
  110. volatile Uint32 Q2_CONTROL;
  111. volatile Uint32 Q2_LTE_FREQ;
  112. volatile Uint8 RSVD2[28];
  113. volatile Uint32 Q3_DEST;
  114. volatile Uint32 Q3_SCALE_SHIFT;
  115. volatile Uint32 Q3_CYCLIC_PREFIX;
  116. volatile Uint32 Q3_CONTROL;
  117. volatile Uint32 Q3_LTE_FREQ;
  118. volatile Uint8 RSVD3[28];
  119. volatile Uint32 DFT_LIST_G[26];
  120. volatile Uint8 RSVD4[8];
  121. volatile Uint32 B0_DEST_STAT;
  122. volatile Uint32 B0_SHIFT_STAT;
  123. volatile Uint32 B0_PREFIX_STAT;
  124. volatile Uint32 B0_CNTRL_STAT;
  125. volatile Uint32 B0_FREQ_STAT;
  126. volatile Uint32 B0_PSIZE_STAT;
  127. volatile Uint32 B0_DESTTAG_STAT;
  128. volatile Uint8 RSVD5[4];
  129. volatile Uint32 B1_DEST_STAT;
  130. volatile Uint32 B1_SHIFT_STAT;
  131. volatile Uint32 B1_PREFIX_STAT;
  132. volatile Uint32 B1_CNTRL_STAT;
  133. volatile Uint32 B1_FREQ_STAT;
  134. volatile Uint32 B1_PSIZE_STAT;
  135. volatile Uint32 B1_DESTTAG_STAT;
  136. volatile Uint8 RSVD6[4];
  137. volatile Uint32 B2_DEST_STAT;
  138. volatile Uint32 B2_SHIFT_STAT;
  139. volatile Uint32 B2_PREFIX_STAT;
  140. volatile Uint32 B2_CNTRL_STAT;
  141. volatile Uint32 B2_FREQ_STAT;
  142. volatile Uint32 B2_PSIZE_STAT;
  143. volatile Uint32 B2_DESTTAG_STAT;
  144. volatile Uint8 RSVD7[52];
  145. volatile Uint32 REVISION_REG;
  146. volatile Uint32 PERF_CTRL_REG;
  147. volatile Uint32 EMU_CTRL_REG;
  148. volatile Uint32 PRI_CTRL_REG;
  149. volatile Uint32 QM0_BA_REG;
  150. volatile Uint32 QM1_BA_REG;
  151. volatile Uint32 QM2_BA_REG;
  152. volatile Uint32 QM3_BA_REG;
  153. volatile Uint8 RSVD8[224];
  154. CSL_FftcTchan_schedRegs TCHAN_SCHED[4];
  155. volatile Uint8 RSVD10[240];
  156. CSL_FftcTchanRegs TCHAN[4];
  157. volatile Uint8 RSVD12[128];
  158. CSL_FftcRchanRegs RCHAN[4];
  159. volatile Uint8 RSVD13[128];
  160. CSL_FftcRflowRegs RFLOW[8];
  161. } CSL_FftcRegs;
  162. /**************************************************************************\
  163. * Field Definition Macros
  164. \**************************************************************************/
  165. /* TCHAN_SCHED_CFG_REG */
  166. #define CSL_FFTC_TCHAN_SCHED_CFG_REG_PRIORITY_MASK (0x00000003u)
  167. #define CSL_FFTC_TCHAN_SCHED_CFG_REG_PRIORITY_SHIFT (0x00000000u)
  168. #define CSL_FFTC_TCHAN_SCHED_CFG_REG_PRIORITY_RESETVAL (0x00000000u)
  169. #define CSL_FFTC_TCHAN_SCHED_CFG_REG_RESETVAL (0x00000000u)
  170. /* TCHAN_GCFG_REG_A */
  171. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_ENABLE_MASK (0x80000000u)
  172. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_ENABLE_SHIFT (0x0000001Fu)
  173. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_ENABLE_RESETVAL (0x00000000u)
  174. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_TEARDOWN_MASK (0x40000000u)
  175. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_TEARDOWN_SHIFT (0x0000001Eu)
  176. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_TEARDOWN_RESETVAL (0x00000000u)
  177. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_PAUSE_MASK (0x20000000u)
  178. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_PAUSE_SHIFT (0x0000001Du)
  179. #define CSL_FFTC_TCHAN_GCFG_REG_A_TX_PAUSE_RESETVAL (0x00000000u)
  180. #define CSL_FFTC_TCHAN_GCFG_REG_A_RESETVAL (0x00000000u)
  181. /* TCHAN_GCFG_REG_B */
  182. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_FILT_EINFO_MASK (0x40000000u)
  183. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_FILT_EINFO_SHIFT (0x0000001Eu)
  184. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_FILT_EINFO_RESETVAL (0x00000000u)
  185. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_FILT_PSWORDS_MASK (0x20000000u)
  186. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_FILT_PSWORDS_SHIFT (0x0000001Du)
  187. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_FILT_PSWORDS_RESETVAL (0x00000000u)
  188. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_AIF_MONO_MODE_MASK (0x01000000u)
  189. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_AIF_MONO_MODE_SHIFT (0x00000018u)
  190. #define CSL_FFTC_TCHAN_GCFG_REG_B_TX_AIF_MONO_MODE_RESETVAL (0x00000000u)
  191. #define CSL_FFTC_TCHAN_GCFG_REG_B_RESETVAL (0x00000000u)
  192. /* RCHAN_GCFG_REG_A */
  193. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_ENABLE_MASK (0x80000000u)
  194. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_ENABLE_SHIFT (0x0000001Fu)
  195. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_ENABLE_RESETVAL (0x00000000u)
  196. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_TEARDOWN_MASK (0x40000000u)
  197. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_TEARDOWN_SHIFT (0x0000001Eu)
  198. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_TEARDOWN_RESETVAL (0x00000000u)
  199. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_PAUSE_MASK (0x20000000u)
  200. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_PAUSE_SHIFT (0x0000001Du)
  201. #define CSL_FFTC_RCHAN_GCFG_REG_A_RX_PAUSE_RESETVAL (0x00000000u)
  202. #define CSL_FFTC_RCHAN_GCFG_REG_A_RESETVAL (0x00000000u)
  203. /* RFLOW_CFG_REG_A */
  204. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_EINFO_PRESENT_MASK (0x40000000u)
  205. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_EINFO_PRESENT_SHIFT (0x0000001Eu)
  206. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_EINFO_PRESENT_RESETVAL (0x00000000u)
  207. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_PSINFO_PRESENT_MASK (0x20000000u)
  208. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_PSINFO_PRESENT_SHIFT (0x0000001Du)
  209. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_PSINFO_PRESENT_RESETVAL (0x00000000u)
  210. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_ERROR_HANDLING_MASK (0x10000000u)
  211. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_ERROR_HANDLING_SHIFT (0x0000001Cu)
  212. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_ERROR_HANDLING_RESETVAL (0x00000000u)
  213. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DESC_TYPE_MASK (0x0C000000u)
  214. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DESC_TYPE_SHIFT (0x0000001Au)
  215. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DESC_TYPE_RESETVAL (0x00000000u)
  216. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_PS_LOCATION_MASK (0x02000000u)
  217. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_PS_LOCATION_SHIFT (0x00000019u)
  218. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_PS_LOCATION_RESETVAL (0x00000000u)
  219. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_SOP_OFFSET_MASK (0x01FF0000u)
  220. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_SOP_OFFSET_SHIFT (0x00000010u)
  221. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_SOP_OFFSET_RESETVAL (0x00000000u)
  222. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DEST_QMGR_MASK (0x00003000u)
  223. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DEST_QMGR_SHIFT (0x0000000Cu)
  224. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DEST_QMGR_RESETVAL (0x00000000u)
  225. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DEST_QNUM_MASK (0x00000FFFu)
  226. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DEST_QNUM_SHIFT (0x00000000u)
  227. #define CSL_FFTC_RFLOW_CFG_REG_A_RX_DEST_QNUM_RESETVAL (0x00000000u)
  228. #define CSL_FFTC_RFLOW_CFG_REG_A_RESETVAL (0x00000000u)
  229. /* RFLOW_CFG_REG_B */
  230. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_SRC_TAG_HI_MASK (0xFF000000u)
  231. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_SRC_TAG_HI_SHIFT (0x00000018u)
  232. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_SRC_TAG_HI_RESETVAL (0x00000000u)
  233. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_SRC_TAG_LO_MASK (0x00FF0000u)
  234. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_SRC_TAG_LO_SHIFT (0x00000010u)
  235. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_SRC_TAG_LO_RESETVAL (0x00000000u)
  236. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_DEST_TAG_HI_MASK (0x0000FF00u)
  237. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_DEST_TAG_HI_SHIFT (0x00000008u)
  238. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_DEST_TAG_HI_RESETVAL (0x00000000u)
  239. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_DEST_TAG_LO_MASK (0x000000FFu)
  240. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_DEST_TAG_LO_SHIFT (0x00000000u)
  241. #define CSL_FFTC_RFLOW_CFG_REG_B_RX_DEST_TAG_LO_RESETVAL (0x00000000u)
  242. #define CSL_FFTC_RFLOW_CFG_REG_B_RESETVAL (0x00000000u)
  243. /* RFLOW_CFG_REG_C */
  244. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SRC_TAG_HI_SEL_MASK (0x70000000u)
  245. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SRC_TAG_HI_SEL_SHIFT (0x0000001Cu)
  246. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SRC_TAG_HI_SEL_RESETVAL (0x00000000u)
  247. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SRC_TAG_LO_SEL_MASK (0x07000000u)
  248. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SRC_TAG_LO_SEL_SHIFT (0x00000018u)
  249. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SRC_TAG_LO_SEL_RESETVAL (0x00000000u)
  250. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_DEST_TAG_HI_SEL_MASK (0x00700000u)
  251. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_DEST_TAG_HI_SEL_SHIFT (0x00000014u)
  252. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_DEST_TAG_HI_SEL_RESETVAL (0x00000000u)
  253. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_DEST_TAG_LO_SEL_MASK (0x00070000u)
  254. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_DEST_TAG_LO_SEL_SHIFT (0x00000010u)
  255. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_DEST_TAG_LO_SEL_RESETVAL (0x00000000u)
  256. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SIZE_THRESH_EN_MASK (0x0000000Fu)
  257. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SIZE_THRESH_EN_SHIFT (0x00000000u)
  258. #define CSL_FFTC_RFLOW_CFG_REG_C_RX_SIZE_THRESH_EN_RESETVAL (0x00000000u)
  259. #define CSL_FFTC_RFLOW_CFG_REG_C_RESETVAL (0x00000000u)
  260. /* RFLOW_CFG_REG_D */
  261. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ0_SZ0_QMGR_MASK (0x30000000u)
  262. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ0_SZ0_QMGR_SHIFT (0x0000001Cu)
  263. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ0_SZ0_QMGR_RESETVAL (0x00000000u)
  264. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ0_SZ0_QNUM_MASK (0x0FFF0000u)
  265. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ0_SZ0_QNUM_SHIFT (0x00000010u)
  266. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ0_SZ0_QNUM_RESETVAL (0x00000000u)
  267. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ1_QMGR_MASK (0x00003000u)
  268. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ1_QMGR_SHIFT (0x0000000Cu)
  269. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ1_QMGR_RESETVAL (0x00000000u)
  270. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ1_QNUM_MASK (0x00000FFFu)
  271. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ1_QNUM_SHIFT (0x00000000u)
  272. #define CSL_FFTC_RFLOW_CFG_REG_D_RX_FDQ1_QNUM_RESETVAL (0x00000000u)
  273. #define CSL_FFTC_RFLOW_CFG_REG_D_RESETVAL (0x00000000u)
  274. /* RFLOW_CFG_REG_E */
  275. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ2_QMGR_MASK (0x30000000u)
  276. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ2_QMGR_SHIFT (0x0000001Cu)
  277. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ2_QMGR_RESETVAL (0x00000000u)
  278. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ2_QNUM_MASK (0x0FFF0000u)
  279. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ2_QNUM_SHIFT (0x00000010u)
  280. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ2_QNUM_RESETVAL (0x00000000u)
  281. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ3_QMGR_MASK (0x00003000u)
  282. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ3_QMGR_SHIFT (0x0000000Cu)
  283. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ3_QMGR_RESETVAL (0x00000000u)
  284. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ3_QNUM_MASK (0x00000FFFu)
  285. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ3_QNUM_SHIFT (0x00000000u)
  286. #define CSL_FFTC_RFLOW_CFG_REG_E_RX_FDQ3_QNUM_RESETVAL (0x00000000u)
  287. #define CSL_FFTC_RFLOW_CFG_REG_E_RESETVAL (0x00000000u)
  288. /* RFLOW_CFG_REG_F */
  289. #define CSL_FFTC_RFLOW_CFG_REG_F_RX_SIZE_THRESH0_MASK (0xFFFF0000u)
  290. #define CSL_FFTC_RFLOW_CFG_REG_F_RX_SIZE_THRESH0_SHIFT (0x00000010u)
  291. #define CSL_FFTC_RFLOW_CFG_REG_F_RX_SIZE_THRESH0_RESETVAL (0x00000000u)
  292. #define CSL_FFTC_RFLOW_CFG_REG_F_RX_SIZE_THRESH1_MASK (0x0000FFFFu)
  293. #define CSL_FFTC_RFLOW_CFG_REG_F_RX_SIZE_THRESH1_SHIFT (0x00000000u)
  294. #define CSL_FFTC_RFLOW_CFG_REG_F_RX_SIZE_THRESH1_RESETVAL (0x00000000u)
  295. #define CSL_FFTC_RFLOW_CFG_REG_F_RESETVAL (0x00000000u)
  296. /* RFLOW_CFG_REG_G */
  297. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_SIZE_THRESH2_MASK (0xFFFF0000u)
  298. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_SIZE_THRESH2_SHIFT (0x00000010u)
  299. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_SIZE_THRESH2_RESETVAL (0x00000000u)
  300. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_FDQ0_SZ1_QMGR_MASK (0x00003000u)
  301. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_FDQ0_SZ1_QMGR_SHIFT (0x0000000Cu)
  302. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_FDQ0_SZ1_QMGR_RESETVAL (0x00000000u)
  303. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_FDQ0_SZ1_QNUM_MASK (0x00000FFFu)
  304. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_FDQ0_SZ1_QNUM_SHIFT (0x00000000u)
  305. #define CSL_FFTC_RFLOW_CFG_REG_G_RX_FDQ0_SZ1_QNUM_RESETVAL (0x00000000u)
  306. #define CSL_FFTC_RFLOW_CFG_REG_G_RESETVAL (0x00000000u)
  307. /* RFLOW_CFG_REG_H */
  308. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ2_QMGR_MASK (0x30000000u)
  309. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ2_QMGR_SHIFT (0x0000001Cu)
  310. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ2_QMGR_RESETVAL (0x00000000u)
  311. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ2_QNUM_MASK (0x0FFF0000u)
  312. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ2_QNUM_SHIFT (0x00000010u)
  313. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ2_QNUM_RESETVAL (0x00000000u)
  314. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ3_QMGR_MASK (0x00003000u)
  315. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ3_QMGR_SHIFT (0x0000000Cu)
  316. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ3_QMGR_RESETVAL (0x00000000u)
  317. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ3_QNUM_MASK (0x00000FFFu)
  318. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ3_QNUM_SHIFT (0x00000000u)
  319. #define CSL_FFTC_RFLOW_CFG_REG_H_RX_FDQ0_SZ3_QNUM_RESETVAL (0x00000000u)
  320. #define CSL_FFTC_RFLOW_CFG_REG_H_RESETVAL (0x00000000u)
  321. /* PID */
  322. #define CSL_FFTC_PID_SCHEME_MASK (0xC0000000u)
  323. #define CSL_FFTC_PID_SCHEME_SHIFT (0x0000001Eu)
  324. #define CSL_FFTC_PID_SCHEME_RESETVAL (0x00000001u)
  325. #define CSL_FFTC_PID_PID_MASK (0x0FFF0000u)
  326. #define CSL_FFTC_PID_PID_SHIFT (0x00000010u)
  327. #define CSL_FFTC_PID_PID_RESETVAL (0x00000805u)
  328. #define CSL_FFTC_PID_RTL_MASK (0x0000F800u)
  329. #define CSL_FFTC_PID_RTL_SHIFT (0x0000000Bu)
  330. #define CSL_FFTC_PID_RTL_RESETVAL (0x00000000u)
  331. #define CSL_FFTC_PID_MAJOR_MASK (0x00000700u)
  332. #define CSL_FFTC_PID_MAJOR_SHIFT (0x00000008u)
  333. #define CSL_FFTC_PID_MAJOR_RESETVAL (0x00000002u)
  334. #define CSL_FFTC_PID_CUSTOM_MASK (0x000000C0u)
  335. #define CSL_FFTC_PID_CUSTOM_SHIFT (0x00000006u)
  336. #define CSL_FFTC_PID_CUSTOM_RESETVAL (0x00000000u)
  337. #define CSL_FFTC_PID_MINOR_MASK (0x0000003Fu)
  338. #define CSL_FFTC_PID_MINOR_SHIFT (0x00000000u)
  339. #define CSL_FFTC_PID_MINOR_RESETVAL (0x00000000u)
  340. #define CSL_FFTC_PID_RESETVAL (0x48050200u)
  341. /* CONFIG */
  342. #define CSL_FFTC_CONFIG_Q3_FLOWID_OVERWRITE_MASK (0x00200000u)
  343. #define CSL_FFTC_CONFIG_Q3_FLOWID_OVERWRITE_SHIFT (0x00000015u)
  344. #define CSL_FFTC_CONFIG_Q3_FLOWID_OVERWRITE_RESETVAL (0x00000000u)
  345. #define CSL_FFTC_CONFIG_Q2_FLOWID_OVERWRITE_MASK (0x00100000u)
  346. #define CSL_FFTC_CONFIG_Q2_FLOWID_OVERWRITE_SHIFT (0x00000014u)
  347. #define CSL_FFTC_CONFIG_Q2_FLOWID_OVERWRITE_RESETVAL (0x00000000u)
  348. #define CSL_FFTC_CONFIG_Q1_FLOWID_OVERWRITE_MASK (0x00080000u)
  349. #define CSL_FFTC_CONFIG_Q1_FLOWID_OVERWRITE_SHIFT (0x00000013u)
  350. #define CSL_FFTC_CONFIG_Q1_FLOWID_OVERWRITE_RESETVAL (0x00000000u)
  351. #define CSL_FFTC_CONFIG_Q0_FLOWID_OVERWRITE_MASK (0x00040000u)
  352. #define CSL_FFTC_CONFIG_Q0_FLOWID_OVERWRITE_SHIFT (0x00000012u)
  353. #define CSL_FFTC_CONFIG_Q0_FLOWID_OVERWRITE_RESETVAL (0x00000000u)
  354. #define CSL_FFTC_CONFIG_STARVATION_PERIOD_MASK (0x0003FC00u)
  355. #define CSL_FFTC_CONFIG_STARVATION_PERIOD_SHIFT (0x0000000Au)
  356. #define CSL_FFTC_CONFIG_STARVATION_PERIOD_RESETVAL (0x00000000u)
  357. #define CSL_FFTC_CONFIG_QUEUE_3_PRIORITY_MASK (0x00000300u)
  358. #define CSL_FFTC_CONFIG_QUEUE_3_PRIORITY_SHIFT (0x00000008u)
  359. #define CSL_FFTC_CONFIG_QUEUE_3_PRIORITY_RESETVAL (0x00000000u)
  360. #define CSL_FFTC_CONFIG_QUEUE_2_PRIORITY_MASK (0x000000C0u)
  361. #define CSL_FFTC_CONFIG_QUEUE_2_PRIORITY_SHIFT (0x00000006u)
  362. #define CSL_FFTC_CONFIG_QUEUE_2_PRIORITY_RESETVAL (0x00000000u)
  363. #define CSL_FFTC_CONFIG_QUEUE_1_PRIORITY_MASK (0x00000030u)
  364. #define CSL_FFTC_CONFIG_QUEUE_1_PRIORITY_SHIFT (0x00000004u)
  365. #define CSL_FFTC_CONFIG_QUEUE_1_PRIORITY_RESETVAL (0x00000000u)
  366. #define CSL_FFTC_CONFIG_QUEUE_0_PRIORITY_MASK (0x0000000Cu)
  367. #define CSL_FFTC_CONFIG_QUEUE_0_PRIORITY_SHIFT (0x00000002u)
  368. #define CSL_FFTC_CONFIG_QUEUE_0_PRIORITY_RESETVAL (0x00000000u)
  369. #define CSL_FFTC_CONFIG_FFT_DISABLE_MASK (0x00000001u)
  370. #define CSL_FFTC_CONFIG_FFT_DISABLE_SHIFT (0x00000000u)
  371. #define CSL_FFTC_CONFIG_FFT_DISABLE_RESETVAL (0x00000000u)
  372. #define CSL_FFTC_CONFIG_RESETVAL (0x00000000u)
  373. /* CONTROL */
  374. #define CSL_FFTC_CONTROL_FFTC_CONTINUE_MASK (0x00000002u)
  375. #define CSL_FFTC_CONTROL_FFTC_CONTINUE_SHIFT (0x00000001u)
  376. #define CSL_FFTC_CONTROL_FFTC_CONTINUE_RESETVAL (0x00000000u)
  377. #define CSL_FFTC_CONTROL_RESTART_BIT_MASK (0x00000001u)
  378. #define CSL_FFTC_CONTROL_RESTART_BIT_SHIFT (0x00000000u)
  379. #define CSL_FFTC_CONTROL_RESTART_BIT_RESETVAL (0x00000000u)
  380. #define CSL_FFTC_CONTROL_RESETVAL (0x00000000u)
  381. /* STATUS */
  382. #define CSL_FFTC_STATUS_FFTC_HALTED_MASK (0x00000001u)
  383. #define CSL_FFTC_STATUS_FFTC_HALTED_SHIFT (0x00000000u)
  384. #define CSL_FFTC_STATUS_FFTC_HALTED_RESETVAL (0x00000000u)
  385. #define CSL_FFTC_STATUS_RESETVAL (0x00000000u)
  386. /* EMU_CONTROL */
  387. #define CSL_FFTC_EMU_CONTROL_EMU_RT_SEL_MASK (0x00000004u)
  388. #define CSL_FFTC_EMU_CONTROL_EMU_RT_SEL_SHIFT (0x00000002u)
  389. #define CSL_FFTC_EMU_CONTROL_EMU_RT_SEL_RESETVAL (0x00000000u)
  390. #define CSL_FFTC_EMU_CONTROL_EMU_SOFT_STOP_MASK (0x00000002u)
  391. #define CSL_FFTC_EMU_CONTROL_EMU_SOFT_STOP_SHIFT (0x00000001u)
  392. #define CSL_FFTC_EMU_CONTROL_EMU_SOFT_STOP_RESETVAL (0x00000000u)
  393. #define CSL_FFTC_EMU_CONTROL_EMU_FREERUN_MASK (0x00000001u)
  394. #define CSL_FFTC_EMU_CONTROL_EMU_FREERUN_SHIFT (0x00000000u)
  395. #define CSL_FFTC_EMU_CONTROL_EMU_FREERUN_RESETVAL (0x00000000u)
  396. #define CSL_FFTC_EMU_CONTROL_RESETVAL (0x00000000u)
  397. /* ERROR_STAT */
  398. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T3_MASK (0x20000000u)
  399. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T3_SHIFT (0x0000001Du)
  400. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T3_RESETVAL (0x00000000u)
  401. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T3_MASK (0x10000000u)
  402. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T3_SHIFT (0x0000001Cu)
  403. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T3_RESETVAL (0x00000000u)
  404. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T3_MASK (0x08000000u)
  405. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T3_SHIFT (0x0000001Bu)
  406. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T3_RESETVAL (0x00000000u)
  407. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T3_MASK (0x04000000u)
  408. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T3_SHIFT (0x0000001Au)
  409. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T3_RESETVAL (0x00000000u)
  410. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T3_MASK (0x02000000u)
  411. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T3_SHIFT (0x00000019u)
  412. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T3_RESETVAL (0x00000000u)
  413. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T3_MASK (0x01000000u)
  414. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T3_SHIFT (0x00000018u)
  415. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T3_RESETVAL (0x00000000u)
  416. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T2_MASK (0x00200000u)
  417. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T2_SHIFT (0x00000015u)
  418. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T2_RESETVAL (0x00000000u)
  419. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T2_MASK (0x00100000u)
  420. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T2_SHIFT (0x00000014u)
  421. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T2_RESETVAL (0x00000000u)
  422. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T2_MASK (0x00080000u)
  423. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T2_SHIFT (0x00000013u)
  424. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T2_RESETVAL (0x00000000u)
  425. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T2_MASK (0x00040000u)
  426. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T2_SHIFT (0x00000012u)
  427. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T2_RESETVAL (0x00000000u)
  428. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T2_MASK (0x00020000u)
  429. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T2_SHIFT (0x00000011u)
  430. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T2_RESETVAL (0x00000000u)
  431. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T2_MASK (0x00010000u)
  432. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T2_SHIFT (0x00000010u)
  433. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T2_RESETVAL (0x00000000u)
  434. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T1_MASK (0x00002000u)
  435. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T1_SHIFT (0x0000000Du)
  436. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T1_RESETVAL (0x00000000u)
  437. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T1_MASK (0x00001000u)
  438. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T1_SHIFT (0x0000000Cu)
  439. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T1_RESETVAL (0x00000000u)
  440. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T1_MASK (0x00000800u)
  441. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T1_SHIFT (0x0000000Bu)
  442. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T1_RESETVAL (0x00000000u)
  443. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T1_MASK (0x00000400u)
  444. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T1_SHIFT (0x0000000Au)
  445. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T1_RESETVAL (0x00000000u)
  446. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T1_MASK (0x00000200u)
  447. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T1_SHIFT (0x00000009u)
  448. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T1_RESETVAL (0x00000000u)
  449. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T1_MASK (0x00000100u)
  450. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T1_SHIFT (0x00000008u)
  451. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T1_RESETVAL (0x00000000u)
  452. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T0_MASK (0x00000020u)
  453. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T0_SHIFT (0x00000005u)
  454. #define CSL_FFTC_ERROR_STAT_INT_ON_EOP_STATUS_T0_RESETVAL (0x00000000u)
  455. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T0_MASK (0x00000010u)
  456. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T0_SHIFT (0x00000004u)
  457. #define CSL_FFTC_ERROR_STAT_DEBUG_HALT_STATUS_T0_RESETVAL (0x00000000u)
  458. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T0_MASK (0x00000008u)
  459. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T0_SHIFT (0x00000003u)
  460. #define CSL_FFTC_ERROR_STAT_CONFIG_WORD_ERROR_STATUS_T0_RESETVAL (0x00000000u)
  461. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T0_MASK (0x00000004u)
  462. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T0_SHIFT (0x00000002u)
  463. #define CSL_FFTC_ERROR_STAT_DESC_BUFFER_ERROR_STATUS_T0_RESETVAL (0x00000000u)
  464. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T0_MASK (0x00000002u)
  465. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T0_SHIFT (0x00000001u)
  466. #define CSL_FFTC_ERROR_STAT_EOP_ERROR_STATUS_T0_RESETVAL (0x00000000u)
  467. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T0_MASK (0x00000001u)
  468. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T0_SHIFT (0x00000000u)
  469. #define CSL_FFTC_ERROR_STAT_CONFIG_INVALID_ERROR_STATUS_T0_RESETVAL (0x00000000u)
  470. #define CSL_FFTC_ERROR_STAT_RESETVAL (0x00000000u)
  471. /* ERROR_CLR */
  472. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T3_MASK (0x20000000u)
  473. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T3_SHIFT (0x0000001Du)
  474. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T3_RESETVAL (0x00000000u)
  475. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T3_MASK (0x10000000u)
  476. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T3_SHIFT (0x0000001Cu)
  477. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T3_RESETVAL (0x00000000u)
  478. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T3_MASK (0x08000000u)
  479. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T3_SHIFT (0x0000001Bu)
  480. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T3_RESETVAL (0x00000000u)
  481. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T3_MASK (0x04000000u)
  482. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T3_SHIFT (0x0000001Au)
  483. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T3_RESETVAL (0x00000000u)
  484. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T3_MASK (0x02000000u)
  485. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T3_SHIFT (0x00000019u)
  486. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T3_RESETVAL (0x00000000u)
  487. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T3_MASK (0x01000000u)
  488. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T3_SHIFT (0x00000018u)
  489. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T3_RESETVAL (0x00000000u)
  490. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T2_MASK (0x00200000u)
  491. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T2_SHIFT (0x00000015u)
  492. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T2_RESETVAL (0x00000000u)
  493. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T2_MASK (0x00100000u)
  494. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T2_SHIFT (0x00000014u)
  495. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T2_RESETVAL (0x00000000u)
  496. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T2_MASK (0x00080000u)
  497. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T2_SHIFT (0x00000013u)
  498. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T2_RESETVAL (0x00000000u)
  499. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T2_MASK (0x00040000u)
  500. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T2_SHIFT (0x00000012u)
  501. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T2_RESETVAL (0x00000000u)
  502. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T2_MASK (0x00020000u)
  503. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T2_SHIFT (0x00000011u)
  504. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T2_RESETVAL (0x00000000u)
  505. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T2_MASK (0x00010000u)
  506. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T2_SHIFT (0x00000010u)
  507. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T2_RESETVAL (0x00000000u)
  508. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T1_MASK (0x00002000u)
  509. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T1_SHIFT (0x0000000Du)
  510. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T1_RESETVAL (0x00000000u)
  511. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T1_MASK (0x00001000u)
  512. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T1_SHIFT (0x0000000Cu)
  513. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T1_RESETVAL (0x00000000u)
  514. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T1_MASK (0x00000800u)
  515. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T1_SHIFT (0x0000000Bu)
  516. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T1_RESETVAL (0x00000000u)
  517. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T1_MASK (0x00000400u)
  518. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T1_SHIFT (0x0000000Au)
  519. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T1_RESETVAL (0x00000000u)
  520. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T1_MASK (0x00000200u)
  521. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T1_SHIFT (0x00000009u)
  522. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T1_RESETVAL (0x00000000u)
  523. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T1_MASK (0x00000100u)
  524. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T1_SHIFT (0x00000008u)
  525. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T1_RESETVAL (0x00000000u)
  526. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T0_MASK (0x00000020u)
  527. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T0_SHIFT (0x00000005u)
  528. #define CSL_FFTC_ERROR_CLR_INT_ON_EOP_CLR_T0_RESETVAL (0x00000000u)
  529. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T0_MASK (0x00000010u)
  530. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T0_SHIFT (0x00000004u)
  531. #define CSL_FFTC_ERROR_CLR_DEBUG_HALT_CLR_T0_RESETVAL (0x00000000u)
  532. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T0_MASK (0x00000008u)
  533. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T0_SHIFT (0x00000003u)
  534. #define CSL_FFTC_ERROR_CLR_CONFIG_WORD_ERROR_CLR_T0_RESETVAL (0x00000000u)
  535. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T0_MASK (0x00000004u)
  536. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T0_SHIFT (0x00000002u)
  537. #define CSL_FFTC_ERROR_CLR_DESC_BUFFER_ERROR_CLR_T0_RESETVAL (0x00000000u)
  538. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T0_MASK (0x00000002u)
  539. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T0_SHIFT (0x00000001u)
  540. #define CSL_FFTC_ERROR_CLR_EOP_ERROR_CLR_T0_RESETVAL (0x00000000u)
  541. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T0_MASK (0x00000001u)
  542. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T0_SHIFT (0x00000000u)
  543. #define CSL_FFTC_ERROR_CLR_CONFIG_INVALID_ERROR_CLR_T0_RESETVAL (0x00000000u)
  544. #define CSL_FFTC_ERROR_CLR_RESETVAL (0x00000000u)
  545. /* ERROR_EN_STAT */
  546. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T3_MASK (0x20000000u)
  547. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T3_SHIFT (0x0000001Du)
  548. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T3_RESETVAL (0x00000000u)
  549. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T3_MASK (0x10000000u)
  550. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T3_SHIFT (0x0000001Cu)
  551. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T3_RESETVAL (0x00000000u)
  552. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T3_MASK (0x08000000u)
  553. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T3_SHIFT (0x0000001Bu)
  554. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T3_RESETVAL (0x00000000u)
  555. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T3_MASK (0x04000000u)
  556. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T3_SHIFT (0x0000001Au)
  557. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T3_RESETVAL (0x00000000u)
  558. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T3_MASK (0x02000000u)
  559. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T3_SHIFT (0x00000019u)
  560. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T3_RESETVAL (0x00000000u)
  561. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T3_MASK (0x01000000u)
  562. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T3_SHIFT (0x00000018u)
  563. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T3_RESETVAL (0x00000000u)
  564. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T2_MASK (0x00200000u)
  565. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T2_SHIFT (0x00000015u)
  566. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T2_RESETVAL (0x00000000u)
  567. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T2_MASK (0x00100000u)
  568. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T2_SHIFT (0x00000014u)
  569. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T2_RESETVAL (0x00000000u)
  570. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T2_MASK (0x00080000u)
  571. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T2_SHIFT (0x00000013u)
  572. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T2_RESETVAL (0x00000000u)
  573. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T2_MASK (0x00040000u)
  574. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T2_SHIFT (0x00000012u)
  575. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T2_RESETVAL (0x00000000u)
  576. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T2_MASK (0x00020000u)
  577. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T2_SHIFT (0x00000011u)
  578. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T2_RESETVAL (0x00000000u)
  579. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T2_MASK (0x00010000u)
  580. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T2_SHIFT (0x00000010u)
  581. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T2_RESETVAL (0x00000000u)
  582. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T1_MASK (0x00002000u)
  583. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T1_SHIFT (0x0000000Du)
  584. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T1_RESETVAL (0x00000000u)
  585. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T1_MASK (0x00001000u)
  586. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T1_SHIFT (0x0000000Cu)
  587. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T1_RESETVAL (0x00000000u)
  588. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T1_MASK (0x00000800u)
  589. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T1_SHIFT (0x0000000Bu)
  590. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T1_RESETVAL (0x00000000u)
  591. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T1_MASK (0x00000400u)
  592. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T1_SHIFT (0x0000000Au)
  593. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T1_RESETVAL (0x00000000u)
  594. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T1_MASK (0x00000200u)
  595. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T1_SHIFT (0x00000009u)
  596. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T1_RESETVAL (0x00000000u)
  597. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T1_MASK (0x00000100u)
  598. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T1_SHIFT (0x00000008u)
  599. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T1_RESETVAL (0x00000000u)
  600. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T0_MASK (0x00000020u)
  601. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T0_SHIFT (0x00000005u)
  602. #define CSL_FFTC_ERROR_EN_STAT_INT_ON_EOP_EN_STATUS_T0_RESETVAL (0x00000000u)
  603. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T0_MASK (0x00000010u)
  604. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T0_SHIFT (0x00000004u)
  605. #define CSL_FFTC_ERROR_EN_STAT_DEBUG_HALT_EN_STATUS_T0_RESETVAL (0x00000000u)
  606. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T0_MASK (0x00000008u)
  607. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T0_SHIFT (0x00000003u)
  608. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_WORD_ERROR_EN_STATUS_T0_RESETVAL (0x00000000u)
  609. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T0_MASK (0x00000004u)
  610. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T0_SHIFT (0x00000002u)
  611. #define CSL_FFTC_ERROR_EN_STAT_DESC_BUFFER_ERROR_EN_STATUS_T0_RESETVAL (0x00000000u)
  612. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T0_MASK (0x00000002u)
  613. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T0_SHIFT (0x00000001u)
  614. #define CSL_FFTC_ERROR_EN_STAT_EOP_ERROR_EN_STATUS_T0_RESETVAL (0x00000000u)
  615. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T0_MASK (0x00000001u)
  616. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T0_SHIFT (0x00000000u)
  617. #define CSL_FFTC_ERROR_EN_STAT_CONFIG_INVALID_ERROR_EN_STATUS_T0_RESETVAL (0x00000000u)
  618. #define CSL_FFTC_ERROR_EN_STAT_RESETVAL (0x00000000u)
  619. /* ERROR_EN */
  620. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T3_MASK (0x20000000u)
  621. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T3_SHIFT (0x0000001Du)
  622. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T3_RESETVAL (0x00000000u)
  623. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T3_MASK (0x10000000u)
  624. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T3_SHIFT (0x0000001Cu)
  625. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T3_RESETVAL (0x00000001u)
  626. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T3_MASK (0x08000000u)
  627. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T3_SHIFT (0x0000001Bu)
  628. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T3_RESETVAL (0x00000000u)
  629. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T3_MASK (0x04000000u)
  630. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T3_SHIFT (0x0000001Au)
  631. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T3_RESETVAL (0x00000000u)
  632. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T3_MASK (0x02000000u)
  633. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T3_SHIFT (0x00000019u)
  634. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T3_RESETVAL (0x00000000u)
  635. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T3_MASK (0x01000000u)
  636. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T3_SHIFT (0x00000018u)
  637. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T3_RESETVAL (0x00000000u)
  638. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T2_MASK (0x00200000u)
  639. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T2_SHIFT (0x00000015u)
  640. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T2_RESETVAL (0x00000000u)
  641. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T2_MASK (0x00100000u)
  642. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T2_SHIFT (0x00000014u)
  643. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T2_RESETVAL (0x00000001u)
  644. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T2_MASK (0x00080000u)
  645. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T2_SHIFT (0x00000013u)
  646. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T2_RESETVAL (0x00000000u)
  647. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T2_MASK (0x00040000u)
  648. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T2_SHIFT (0x00000012u)
  649. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T2_RESETVAL (0x00000000u)
  650. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T2_MASK (0x00020000u)
  651. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T2_SHIFT (0x00000011u)
  652. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T2_RESETVAL (0x00000000u)
  653. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T2_MASK (0x00010000u)
  654. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T2_SHIFT (0x00000010u)
  655. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T2_RESETVAL (0x00000000u)
  656. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T1_MASK (0x00002000u)
  657. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T1_SHIFT (0x0000000Du)
  658. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T1_RESETVAL (0x00000000u)
  659. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T1_MASK (0x00001000u)
  660. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T1_SHIFT (0x0000000Cu)
  661. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T1_RESETVAL (0x00000001u)
  662. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T1_MASK (0x00000800u)
  663. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T1_SHIFT (0x0000000Bu)
  664. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T1_RESETVAL (0x00000000u)
  665. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T1_MASK (0x00000400u)
  666. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T1_SHIFT (0x0000000Au)
  667. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T1_RESETVAL (0x00000000u)
  668. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T1_MASK (0x00000200u)
  669. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T1_SHIFT (0x00000009u)
  670. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T1_RESETVAL (0x00000000u)
  671. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T1_MASK (0x00000100u)
  672. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T1_SHIFT (0x00000008u)
  673. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T1_RESETVAL (0x00000000u)
  674. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T0_MASK (0x00000020u)
  675. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T0_SHIFT (0x00000005u)
  676. #define CSL_FFTC_ERROR_EN_INT_ON_EOP_EN_T0_RESETVAL (0x00000000u)
  677. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T0_MASK (0x00000010u)
  678. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T0_SHIFT (0x00000004u)
  679. #define CSL_FFTC_ERROR_EN_DEBUG_HALT_EN_T0_RESETVAL (0x00000001u)
  680. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T0_MASK (0x00000008u)
  681. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T0_SHIFT (0x00000003u)
  682. #define CSL_FFTC_ERROR_EN_CONFIG_WORD_ERROR_EN_T0_RESETVAL (0x00000000u)
  683. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T0_MASK (0x00000004u)
  684. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T0_SHIFT (0x00000002u)
  685. #define CSL_FFTC_ERROR_EN_DESC_BUFFER_ERROR_EN_T0_RESETVAL (0x00000000u)
  686. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T0_MASK (0x00000002u)
  687. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T0_SHIFT (0x00000001u)
  688. #define CSL_FFTC_ERROR_EN_EOP_ERROR_EN_T0_RESETVAL (0x00000000u)
  689. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T0_MASK (0x00000001u)
  690. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T0_SHIFT (0x00000000u)
  691. #define CSL_FFTC_ERROR_EN_CONFIG_INVALID_ERROR_EN_T0_RESETVAL (0x00000000u)
  692. #define CSL_FFTC_ERROR_EN_RESETVAL (0x10101010u)
  693. /* ERROR_EN_CLR */
  694. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T3_MASK (0x20000000u)
  695. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T3_SHIFT (0x0000001Du)
  696. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T3_RESETVAL (0x00000000u)
  697. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T3_MASK (0x10000000u)
  698. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T3_SHIFT (0x0000001Cu)
  699. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T3_RESETVAL (0x00000001u)
  700. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T3_MASK (0x08000000u)
  701. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T3_SHIFT (0x0000001Bu)
  702. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T3_RESETVAL (0x00000000u)
  703. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T3_MASK (0x04000000u)
  704. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T3_SHIFT (0x0000001Au)
  705. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T3_RESETVAL (0x00000000u)
  706. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T3_MASK (0x02000000u)
  707. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T3_SHIFT (0x00000019u)
  708. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T3_RESETVAL (0x00000000u)
  709. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T3_MASK (0x01000000u)
  710. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T3_SHIFT (0x00000018u)
  711. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T3_RESETVAL (0x00000000u)
  712. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T2_MASK (0x00200000u)
  713. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T2_SHIFT (0x00000015u)
  714. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T2_RESETVAL (0x00000000u)
  715. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T2_MASK (0x00100000u)
  716. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T2_SHIFT (0x00000014u)
  717. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T2_RESETVAL (0x00000001u)
  718. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T2_MASK (0x00080000u)
  719. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T2_SHIFT (0x00000013u)
  720. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T2_RESETVAL (0x00000000u)
  721. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T2_MASK (0x00040000u)
  722. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T2_SHIFT (0x00000012u)
  723. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T2_RESETVAL (0x00000000u)
  724. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T2_MASK (0x00020000u)
  725. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T2_SHIFT (0x00000011u)
  726. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T2_RESETVAL (0x00000000u)
  727. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T2_MASK (0x00010000u)
  728. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T2_SHIFT (0x00000010u)
  729. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T2_RESETVAL (0x00000000u)
  730. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T1_MASK (0x00002000u)
  731. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T1_SHIFT (0x0000000Du)
  732. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T1_RESETVAL (0x00000000u)
  733. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T1_MASK (0x00001000u)
  734. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T1_SHIFT (0x0000000Cu)
  735. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T1_RESETVAL (0x00000001u)
  736. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T1_MASK (0x00000800u)
  737. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T1_SHIFT (0x0000000Bu)
  738. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T1_RESETVAL (0x00000000u)
  739. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T1_MASK (0x00000400u)
  740. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T1_SHIFT (0x0000000Au)
  741. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T1_RESETVAL (0x00000000u)
  742. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T1_MASK (0x00000200u)
  743. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T1_SHIFT (0x00000009u)
  744. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T1_RESETVAL (0x00000000u)
  745. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T1_MASK (0x00000100u)
  746. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T1_SHIFT (0x00000008u)
  747. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T1_RESETVAL (0x00000000u)
  748. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T0_MASK (0x00000020u)
  749. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T0_SHIFT (0x00000005u)
  750. #define CSL_FFTC_ERROR_EN_CLR_INT_ON_EOP_EN_CLR_T0_RESETVAL (0x00000000u)
  751. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T0_MASK (0x00000010u)
  752. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T0_SHIFT (0x00000004u)
  753. #define CSL_FFTC_ERROR_EN_CLR_DEBUG_HALT_EN_CLR_T0_RESETVAL (0x00000001u)
  754. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T0_MASK (0x00000008u)
  755. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T0_SHIFT (0x00000003u)
  756. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_WORD_ERROR_EN_CLR_T0_RESETVAL (0x00000000u)
  757. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T0_MASK (0x00000004u)
  758. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T0_SHIFT (0x00000002u)
  759. #define CSL_FFTC_ERROR_EN_CLR_DESC_BUFFER_ERROR_EN_CLR_T0_RESETVAL (0x00000000u)
  760. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T0_MASK (0x00000002u)
  761. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T0_SHIFT (0x00000001u)
  762. #define CSL_FFTC_ERROR_EN_CLR_EOP_ERROR_EN_CLR_T0_RESETVAL (0x00000000u)
  763. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T0_MASK (0x00000001u)
  764. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T0_SHIFT (0x00000000u)
  765. #define CSL_FFTC_ERROR_EN_CLR_CONFIG_INVALID_ERROR_EN_CLR_T0_RESETVAL (0x00000000u)
  766. #define CSL_FFTC_ERROR_EN_CLR_RESETVAL (0x10101010u)
  767. /* ERROR_HALT */
  768. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T3_MASK (0x20000000u)
  769. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T3_SHIFT (0x0000001Du)
  770. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T3_RESETVAL (0x00000000u)
  771. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T3_MASK (0x10000000u)
  772. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T3_SHIFT (0x0000001Cu)
  773. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T3_RESETVAL (0x00000001u)
  774. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T3_MASK (0x08000000u)
  775. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T3_SHIFT (0x0000001Bu)
  776. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T3_RESETVAL (0x00000000u)
  777. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T3_MASK (0x04000000u)
  778. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T3_SHIFT (0x0000001Au)
  779. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T3_RESETVAL (0x00000000u)
  780. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T3_MASK (0x02000000u)
  781. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T3_SHIFT (0x00000019u)
  782. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T3_RESETVAL (0x00000000u)
  783. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T3_MASK (0x01000000u)
  784. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T3_SHIFT (0x00000018u)
  785. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T3_RESETVAL (0x00000000u)
  786. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T2_MASK (0x00200000u)
  787. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T2_SHIFT (0x00000015u)
  788. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T2_RESETVAL (0x00000000u)
  789. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T2_MASK (0x00100000u)
  790. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T2_SHIFT (0x00000014u)
  791. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T2_RESETVAL (0x00000001u)
  792. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T2_MASK (0x00080000u)
  793. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T2_SHIFT (0x00000013u)
  794. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T2_RESETVAL (0x00000000u)
  795. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T2_MASK (0x00040000u)
  796. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T2_SHIFT (0x00000012u)
  797. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T2_RESETVAL (0x00000000u)
  798. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T2_MASK (0x00020000u)
  799. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T2_SHIFT (0x00000011u)
  800. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T2_RESETVAL (0x00000000u)
  801. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T2_MASK (0x00010000u)
  802. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T2_SHIFT (0x00000010u)
  803. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T2_RESETVAL (0x00000000u)
  804. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T1_MASK (0x00002000u)
  805. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T1_SHIFT (0x0000000Du)
  806. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T1_RESETVAL (0x00000000u)
  807. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T1_MASK (0x00001000u)
  808. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T1_SHIFT (0x0000000Cu)
  809. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T1_RESETVAL (0x00000001u)
  810. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T1_MASK (0x00000800u)
  811. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T1_SHIFT (0x0000000Bu)
  812. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T1_RESETVAL (0x00000000u)
  813. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T1_MASK (0x00000400u)
  814. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T1_SHIFT (0x0000000Au)
  815. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T1_RESETVAL (0x00000000u)
  816. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T1_MASK (0x00000200u)
  817. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T1_SHIFT (0x00000009u)
  818. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T1_RESETVAL (0x00000000u)
  819. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T1_MASK (0x00000100u)
  820. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T1_SHIFT (0x00000008u)
  821. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T1_RESETVAL (0x00000000u)
  822. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T0_MASK (0x00000020u)
  823. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T0_SHIFT (0x00000005u)
  824. #define CSL_FFTC_ERROR_HALT_INT_ON_EOP_HALT_T0_RESETVAL (0x00000000u)
  825. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T0_MASK (0x00000010u)
  826. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T0_SHIFT (0x00000004u)
  827. #define CSL_FFTC_ERROR_HALT_DEBUG_HARD_STOP_HALT_T0_RESETVAL (0x00000001u)
  828. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T0_MASK (0x00000008u)
  829. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T0_SHIFT (0x00000003u)
  830. #define CSL_FFTC_ERROR_HALT_CONFIG_WORD_ERROR_HALT_T0_RESETVAL (0x00000000u)
  831. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T0_MASK (0x00000004u)
  832. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T0_SHIFT (0x00000002u)
  833. #define CSL_FFTC_ERROR_HALT_DESC_BUFFER_ERROR_HALT_T0_RESETVAL (0x00000000u)
  834. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T0_MASK (0x00000002u)
  835. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T0_SHIFT (0x00000001u)
  836. #define CSL_FFTC_ERROR_HALT_EOP_ERROR_HALT_T0_RESETVAL (0x00000000u)
  837. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T0_MASK (0x00000001u)
  838. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T0_SHIFT (0x00000000u)
  839. #define CSL_FFTC_ERROR_HALT_CONFIG_INVALID_ERROR_HALT_T0_RESETVAL (0x00000000u)
  840. #define CSL_FFTC_ERROR_HALT_RESETVAL (0x10101010u)
  841. /* EOI */
  842. #define CSL_FFTC_EOI_EOI_VAL_MASK (0x000000FFu)
  843. #define CSL_FFTC_EOI_EOI_VAL_SHIFT (0x00000000u)
  844. #define CSL_FFTC_EOI_EOI_VAL_RESETVAL (0x00000000u)
  845. #define CSL_FFTC_EOI_RESETVAL (0x00000000u)
  846. /* CLIP_Q */
  847. #define CSL_FFTC_CLIP_Q_CLIPPING_COUNT_MASK (0xFFFFFFFFu)
  848. #define CSL_FFTC_CLIP_Q_CLIPPING_COUNT_SHIFT (0x00000000u)
  849. #define CSL_FFTC_CLIP_Q_CLIPPING_COUNT_RESETVAL (0x00000000u)
  850. #define CSL_FFTC_CLIP_Q_RESETVAL (0x00000000u)
  851. /* Q0_DEST */
  852. #define CSL_FFTC_Q0_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  853. #define CSL_FFTC_Q0_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  854. #define CSL_FFTC_Q0_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  855. #define CSL_FFTC_Q0_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  856. #define CSL_FFTC_Q0_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  857. #define CSL_FFTC_Q0_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  858. #define CSL_FFTC_Q0_DEST_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  859. #define CSL_FFTC_Q0_DEST_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  860. #define CSL_FFTC_Q0_DEST_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  861. #define CSL_FFTC_Q0_DEST_DEFAULT_DEST_MASK (0x00003FFFu)
  862. #define CSL_FFTC_Q0_DEST_DEFAULT_DEST_SHIFT (0x00000000u)
  863. #define CSL_FFTC_Q0_DEST_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  864. #define CSL_FFTC_Q0_DEST_RESETVAL (0x00003FFFu)
  865. /* Q0_SCALE_SHIFT */
  866. #define CSL_FFTC_Q0_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  867. #define CSL_FFTC_Q0_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  868. #define CSL_FFTC_Q0_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000001u)
  869. #define CSL_FFTC_Q0_SCALE_SHIFT_OUTPUT_SCALING_MASK (0x03FC0000u)
  870. #define CSL_FFTC_Q0_SCALE_SHIFT_OUTPUT_SCALING_SHIFT (0x00000012u)
  871. #define CSL_FFTC_Q0_SCALE_SHIFT_OUTPUT_SCALING_RESETVAL (0x00000080u)
  872. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_OUT_SCALING_MASK (0x00030000u)
  873. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  874. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  875. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_6_SCALING_MASK (0x0000C000u)
  876. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  877. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  878. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_5_SCALING_MASK (0x00003000u)
  879. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  880. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  881. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_4_SCALING_MASK (0x00000C00u)
  882. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  883. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  884. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_3_SCALING_MASK (0x00000300u)
  885. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_3_SCALING_SHIFT (0x00000008u)
  886. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  887. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_2_SCALING_MASK (0x000000C0u)
  888. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_2_SCALING_SHIFT (0x00000006u)
  889. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  890. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_1_SCALING_MASK (0x00000030u)
  891. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_1_SCALING_SHIFT (0x00000004u)
  892. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  893. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_0_SCALING_MASK (0x0000000Cu)
  894. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_0_SCALING_SHIFT (0x00000002u)
  895. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  896. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  897. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  898. #define CSL_FFTC_Q0_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  899. #define CSL_FFTC_Q0_SCALE_SHIFT_RESETVAL (0x22000000u)
  900. /* Q0_CYCLIC_PREFIX */
  901. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  902. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  903. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  904. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  905. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  906. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  907. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  908. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  909. #define CSL_FFTC_Q0_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  910. #define CSL_FFTC_Q0_CYCLIC_PREFIX_RESETVAL (0x00000000u)
  911. /* Q0_CONTROL */
  912. #define CSL_FFTC_Q0_CONTROL_IQ_ORDER_MASK (0x80000000u)
  913. #define CSL_FFTC_Q0_CONTROL_IQ_ORDER_SHIFT (0x0000001Fu)
  914. #define CSL_FFTC_Q0_CONTROL_IQ_ORDER_RESETVAL (0x00000000u)
  915. #define CSL_FFTC_Q0_CONTROL_IQ_SIZE_MASK (0x40000000u)
  916. #define CSL_FFTC_Q0_CONTROL_IQ_SIZE_SHIFT (0x0000001Eu)
  917. #define CSL_FFTC_Q0_CONTROL_IQ_SIZE_RESETVAL (0x00000000u)
  918. #define CSL_FFTC_Q0_CONTROL_ZERO_PAD_MODE_MASK (0x20000000u)
  919. #define CSL_FFTC_Q0_CONTROL_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  920. #define CSL_FFTC_Q0_CONTROL_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  921. #define CSL_FFTC_Q0_CONTROL_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  922. #define CSL_FFTC_Q0_CONTROL_ZERO_PAD_VAL_SHIFT (0x00000010u)
  923. #define CSL_FFTC_Q0_CONTROL_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  924. #define CSL_FFTC_Q0_CONTROL_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  925. #define CSL_FFTC_Q0_CONTROL_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  926. #define CSL_FFTC_Q0_CONTROL_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  927. #define CSL_FFTC_Q0_CONTROL_DFT_IDFT_SELECT_MASK (0x00000040u)
  928. #define CSL_FFTC_Q0_CONTROL_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  929. #define CSL_FFTC_Q0_CONTROL_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  930. #define CSL_FFTC_Q0_CONTROL_DFT_SIZE_MASK (0x0000003Fu)
  931. #define CSL_FFTC_Q0_CONTROL_DFT_SIZE_SHIFT (0x00000000u)
  932. #define CSL_FFTC_Q0_CONTROL_DFT_SIZE_RESETVAL (0x00000000u)
  933. #define CSL_FFTC_Q0_CONTROL_RESETVAL (0x00000000u)
  934. /* Q0_LTE_FREQ */
  935. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  936. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  937. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  938. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  939. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  940. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  941. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  942. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  943. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  944. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  945. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  946. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  947. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  948. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  949. #define CSL_FFTC_Q0_LTE_FREQ_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  950. #define CSL_FFTC_Q0_LTE_FREQ_RESETVAL (0x00000000u)
  951. /* Q1_DEST */
  952. #define CSL_FFTC_Q1_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  953. #define CSL_FFTC_Q1_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  954. #define CSL_FFTC_Q1_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  955. #define CSL_FFTC_Q1_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  956. #define CSL_FFTC_Q1_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  957. #define CSL_FFTC_Q1_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  958. #define CSL_FFTC_Q1_DEST_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  959. #define CSL_FFTC_Q1_DEST_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  960. #define CSL_FFTC_Q1_DEST_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  961. #define CSL_FFTC_Q1_DEST_DEFAULT_DEST_MASK (0x00003FFFu)
  962. #define CSL_FFTC_Q1_DEST_DEFAULT_DEST_SHIFT (0x00000000u)
  963. #define CSL_FFTC_Q1_DEST_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  964. #define CSL_FFTC_Q1_DEST_RESETVAL (0x00003FFFu)
  965. /* Q1_SCALE_SHIFT */
  966. #define CSL_FFTC_Q1_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  967. #define CSL_FFTC_Q1_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  968. #define CSL_FFTC_Q1_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000001u)
  969. #define CSL_FFTC_Q1_SCALE_SHIFT_OUTPUT_SCALING_MASK (0x03FC0000u)
  970. #define CSL_FFTC_Q1_SCALE_SHIFT_OUTPUT_SCALING_SHIFT (0x00000012u)
  971. #define CSL_FFTC_Q1_SCALE_SHIFT_OUTPUT_SCALING_RESETVAL (0x00000080u)
  972. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_OUT_SCALING_MASK (0x00030000u)
  973. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  974. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  975. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_6_SCALING_MASK (0x0000C000u)
  976. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  977. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  978. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_5_SCALING_MASK (0x00003000u)
  979. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  980. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  981. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_4_SCALING_MASK (0x00000C00u)
  982. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  983. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  984. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_3_SCALING_MASK (0x00000300u)
  985. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_3_SCALING_SHIFT (0x00000008u)
  986. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  987. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_2_SCALING_MASK (0x000000C0u)
  988. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_2_SCALING_SHIFT (0x00000006u)
  989. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  990. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_1_SCALING_MASK (0x00000030u)
  991. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_1_SCALING_SHIFT (0x00000004u)
  992. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  993. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_0_SCALING_MASK (0x0000000Cu)
  994. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_0_SCALING_SHIFT (0x00000002u)
  995. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  996. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  997. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  998. #define CSL_FFTC_Q1_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  999. #define CSL_FFTC_Q1_SCALE_SHIFT_RESETVAL (0x22000000u)
  1000. /* Q1_CYCLIC_PREFIX */
  1001. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  1002. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  1003. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  1004. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  1005. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  1006. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  1007. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  1008. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  1009. #define CSL_FFTC_Q1_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  1010. #define CSL_FFTC_Q1_CYCLIC_PREFIX_RESETVAL (0x00000000u)
  1011. /* Q1_CONTROL */
  1012. #define CSL_FFTC_Q1_CONTROL_IQ_ORDER_MASK (0x80000000u)
  1013. #define CSL_FFTC_Q1_CONTROL_IQ_ORDER_SHIFT (0x0000001Fu)
  1014. #define CSL_FFTC_Q1_CONTROL_IQ_ORDER_RESETVAL (0x00000000u)
  1015. #define CSL_FFTC_Q1_CONTROL_IQ_SIZE_MASK (0x40000000u)
  1016. #define CSL_FFTC_Q1_CONTROL_IQ_SIZE_SHIFT (0x0000001Eu)
  1017. #define CSL_FFTC_Q1_CONTROL_IQ_SIZE_RESETVAL (0x00000000u)
  1018. #define CSL_FFTC_Q1_CONTROL_ZERO_PAD_MODE_MASK (0x20000000u)
  1019. #define CSL_FFTC_Q1_CONTROL_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  1020. #define CSL_FFTC_Q1_CONTROL_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  1021. #define CSL_FFTC_Q1_CONTROL_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  1022. #define CSL_FFTC_Q1_CONTROL_ZERO_PAD_VAL_SHIFT (0x00000010u)
  1023. #define CSL_FFTC_Q1_CONTROL_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  1024. #define CSL_FFTC_Q1_CONTROL_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  1025. #define CSL_FFTC_Q1_CONTROL_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  1026. #define CSL_FFTC_Q1_CONTROL_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  1027. #define CSL_FFTC_Q1_CONTROL_DFT_IDFT_SELECT_MASK (0x00000040u)
  1028. #define CSL_FFTC_Q1_CONTROL_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  1029. #define CSL_FFTC_Q1_CONTROL_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  1030. #define CSL_FFTC_Q1_CONTROL_DFT_SIZE_MASK (0x0000003Fu)
  1031. #define CSL_FFTC_Q1_CONTROL_DFT_SIZE_SHIFT (0x00000000u)
  1032. #define CSL_FFTC_Q1_CONTROL_DFT_SIZE_RESETVAL (0x00000000u)
  1033. #define CSL_FFTC_Q1_CONTROL_RESETVAL (0x00000000u)
  1034. /* Q1_LTE_FREQ */
  1035. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  1036. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  1037. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  1038. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  1039. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  1040. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  1041. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  1042. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  1043. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  1044. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  1045. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  1046. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  1047. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  1048. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  1049. #define CSL_FFTC_Q1_LTE_FREQ_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  1050. #define CSL_FFTC_Q1_LTE_FREQ_RESETVAL (0x00000000u)
  1051. /* Q2_DEST */
  1052. #define CSL_FFTC_Q2_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  1053. #define CSL_FFTC_Q2_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  1054. #define CSL_FFTC_Q2_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  1055. #define CSL_FFTC_Q2_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  1056. #define CSL_FFTC_Q2_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  1057. #define CSL_FFTC_Q2_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  1058. #define CSL_FFTC_Q2_DEST_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  1059. #define CSL_FFTC_Q2_DEST_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  1060. #define CSL_FFTC_Q2_DEST_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  1061. #define CSL_FFTC_Q2_DEST_DEFAULT_DEST_MASK (0x00003FFFu)
  1062. #define CSL_FFTC_Q2_DEST_DEFAULT_DEST_SHIFT (0x00000000u)
  1063. #define CSL_FFTC_Q2_DEST_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  1064. #define CSL_FFTC_Q2_DEST_RESETVAL (0x00003FFFu)
  1065. /* Q2_SCALE_SHIFT */
  1066. #define CSL_FFTC_Q2_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  1067. #define CSL_FFTC_Q2_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  1068. #define CSL_FFTC_Q2_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000001u)
  1069. #define CSL_FFTC_Q2_SCALE_SHIFT_OUTPUT_SCALING_MASK (0x03FC0000u)
  1070. #define CSL_FFTC_Q2_SCALE_SHIFT_OUTPUT_SCALING_SHIFT (0x00000012u)
  1071. #define CSL_FFTC_Q2_SCALE_SHIFT_OUTPUT_SCALING_RESETVAL (0x00000080u)
  1072. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_OUT_SCALING_MASK (0x00030000u)
  1073. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  1074. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  1075. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_6_SCALING_MASK (0x0000C000u)
  1076. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  1077. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  1078. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_5_SCALING_MASK (0x00003000u)
  1079. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  1080. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  1081. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_4_SCALING_MASK (0x00000C00u)
  1082. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  1083. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  1084. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_3_SCALING_MASK (0x00000300u)
  1085. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_3_SCALING_SHIFT (0x00000008u)
  1086. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  1087. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_2_SCALING_MASK (0x000000C0u)
  1088. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_2_SCALING_SHIFT (0x00000006u)
  1089. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  1090. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_1_SCALING_MASK (0x00000030u)
  1091. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_1_SCALING_SHIFT (0x00000004u)
  1092. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  1093. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_0_SCALING_MASK (0x0000000Cu)
  1094. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_0_SCALING_SHIFT (0x00000002u)
  1095. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  1096. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  1097. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  1098. #define CSL_FFTC_Q2_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  1099. #define CSL_FFTC_Q2_SCALE_SHIFT_RESETVAL (0x22000000u)
  1100. /* Q2_CYCLIC_PREFIX */
  1101. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  1102. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  1103. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  1104. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  1105. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  1106. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  1107. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  1108. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  1109. #define CSL_FFTC_Q2_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  1110. #define CSL_FFTC_Q2_CYCLIC_PREFIX_RESETVAL (0x00000000u)
  1111. /* Q2_CONTROL */
  1112. #define CSL_FFTC_Q2_CONTROL_IQ_ORDER_MASK (0x80000000u)
  1113. #define CSL_FFTC_Q2_CONTROL_IQ_ORDER_SHIFT (0x0000001Fu)
  1114. #define CSL_FFTC_Q2_CONTROL_IQ_ORDER_RESETVAL (0x00000000u)
  1115. #define CSL_FFTC_Q2_CONTROL_IQ_SIZE_MASK (0x40000000u)
  1116. #define CSL_FFTC_Q2_CONTROL_IQ_SIZE_SHIFT (0x0000001Eu)
  1117. #define CSL_FFTC_Q2_CONTROL_IQ_SIZE_RESETVAL (0x00000000u)
  1118. #define CSL_FFTC_Q2_CONTROL_ZERO_PAD_MODE_MASK (0x20000000u)
  1119. #define CSL_FFTC_Q2_CONTROL_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  1120. #define CSL_FFTC_Q2_CONTROL_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  1121. #define CSL_FFTC_Q2_CONTROL_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  1122. #define CSL_FFTC_Q2_CONTROL_ZERO_PAD_VAL_SHIFT (0x00000010u)
  1123. #define CSL_FFTC_Q2_CONTROL_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  1124. #define CSL_FFTC_Q2_CONTROL_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  1125. #define CSL_FFTC_Q2_CONTROL_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  1126. #define CSL_FFTC_Q2_CONTROL_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  1127. #define CSL_FFTC_Q2_CONTROL_DFT_IDFT_SELECT_MASK (0x00000040u)
  1128. #define CSL_FFTC_Q2_CONTROL_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  1129. #define CSL_FFTC_Q2_CONTROL_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  1130. #define CSL_FFTC_Q2_CONTROL_DFT_SIZE_MASK (0x0000003Fu)
  1131. #define CSL_FFTC_Q2_CONTROL_DFT_SIZE_SHIFT (0x00000000u)
  1132. #define CSL_FFTC_Q2_CONTROL_DFT_SIZE_RESETVAL (0x00000000u)
  1133. #define CSL_FFTC_Q2_CONTROL_RESETVAL (0x00000000u)
  1134. /* Q2_LTE_FREQ */
  1135. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  1136. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  1137. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  1138. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  1139. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  1140. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  1141. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  1142. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  1143. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  1144. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  1145. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  1146. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  1147. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  1148. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  1149. #define CSL_FFTC_Q2_LTE_FREQ_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  1150. #define CSL_FFTC_Q2_LTE_FREQ_RESETVAL (0x00000000u)
  1151. /* Q3_DEST */
  1152. #define CSL_FFTC_Q3_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  1153. #define CSL_FFTC_Q3_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  1154. #define CSL_FFTC_Q3_DEST_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  1155. #define CSL_FFTC_Q3_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  1156. #define CSL_FFTC_Q3_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  1157. #define CSL_FFTC_Q3_DEST_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  1158. #define CSL_FFTC_Q3_DEST_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  1159. #define CSL_FFTC_Q3_DEST_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  1160. #define CSL_FFTC_Q3_DEST_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  1161. #define CSL_FFTC_Q3_DEST_DEFAULT_DEST_MASK (0x00003FFFu)
  1162. #define CSL_FFTC_Q3_DEST_DEFAULT_DEST_SHIFT (0x00000000u)
  1163. #define CSL_FFTC_Q3_DEST_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  1164. #define CSL_FFTC_Q3_DEST_RESETVAL (0x00003FFFu)
  1165. /* Q3_SCALE_SHIFT */
  1166. #define CSL_FFTC_Q3_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  1167. #define CSL_FFTC_Q3_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  1168. #define CSL_FFTC_Q3_SCALE_SHIFT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000001u)
  1169. #define CSL_FFTC_Q3_SCALE_SHIFT_OUTPUT_SCALING_MASK (0x03FC0000u)
  1170. #define CSL_FFTC_Q3_SCALE_SHIFT_OUTPUT_SCALING_SHIFT (0x00000012u)
  1171. #define CSL_FFTC_Q3_SCALE_SHIFT_OUTPUT_SCALING_RESETVAL (0x00000080u)
  1172. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_OUT_SCALING_MASK (0x00030000u)
  1173. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  1174. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  1175. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_6_SCALING_MASK (0x0000C000u)
  1176. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  1177. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  1178. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_5_SCALING_MASK (0x00003000u)
  1179. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  1180. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  1181. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_4_SCALING_MASK (0x00000C00u)
  1182. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  1183. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  1184. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_3_SCALING_MASK (0x00000300u)
  1185. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_3_SCALING_SHIFT (0x00000008u)
  1186. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  1187. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_2_SCALING_MASK (0x000000C0u)
  1188. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_2_SCALING_SHIFT (0x00000006u)
  1189. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  1190. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_1_SCALING_MASK (0x00000030u)
  1191. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_1_SCALING_SHIFT (0x00000004u)
  1192. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  1193. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_0_SCALING_MASK (0x0000000Cu)
  1194. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_0_SCALING_SHIFT (0x00000002u)
  1195. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  1196. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  1197. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  1198. #define CSL_FFTC_Q3_SCALE_SHIFT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  1199. #define CSL_FFTC_Q3_SCALE_SHIFT_RESETVAL (0x22000000u)
  1200. /* Q3_CYCLIC_PREFIX */
  1201. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  1202. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  1203. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  1204. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  1205. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  1206. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  1207. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  1208. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  1209. #define CSL_FFTC_Q3_CYCLIC_PREFIX_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  1210. #define CSL_FFTC_Q3_CYCLIC_PREFIX_RESETVAL (0x00000000u)
  1211. /* Q3_CONTROL */
  1212. #define CSL_FFTC_Q3_CONTROL_IQ_ORDER_MASK (0x80000000u)
  1213. #define CSL_FFTC_Q3_CONTROL_IQ_ORDER_SHIFT (0x0000001Fu)
  1214. #define CSL_FFTC_Q3_CONTROL_IQ_ORDER_RESETVAL (0x00000000u)
  1215. #define CSL_FFTC_Q3_CONTROL_IQ_SIZE_MASK (0x40000000u)
  1216. #define CSL_FFTC_Q3_CONTROL_IQ_SIZE_SHIFT (0x0000001Eu)
  1217. #define CSL_FFTC_Q3_CONTROL_IQ_SIZE_RESETVAL (0x00000000u)
  1218. #define CSL_FFTC_Q3_CONTROL_ZERO_PAD_MODE_MASK (0x20000000u)
  1219. #define CSL_FFTC_Q3_CONTROL_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  1220. #define CSL_FFTC_Q3_CONTROL_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  1221. #define CSL_FFTC_Q3_CONTROL_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  1222. #define CSL_FFTC_Q3_CONTROL_ZERO_PAD_VAL_SHIFT (0x00000010u)
  1223. #define CSL_FFTC_Q3_CONTROL_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  1224. #define CSL_FFTC_Q3_CONTROL_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  1225. #define CSL_FFTC_Q3_CONTROL_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  1226. #define CSL_FFTC_Q3_CONTROL_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  1227. #define CSL_FFTC_Q3_CONTROL_DFT_IDFT_SELECT_MASK (0x00000040u)
  1228. #define CSL_FFTC_Q3_CONTROL_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  1229. #define CSL_FFTC_Q3_CONTROL_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  1230. #define CSL_FFTC_Q3_CONTROL_DFT_SIZE_MASK (0x0000003Fu)
  1231. #define CSL_FFTC_Q3_CONTROL_DFT_SIZE_SHIFT (0x00000000u)
  1232. #define CSL_FFTC_Q3_CONTROL_DFT_SIZE_RESETVAL (0x00000000u)
  1233. #define CSL_FFTC_Q3_CONTROL_RESETVAL (0x00000000u)
  1234. /* Q3_LTE_FREQ */
  1235. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  1236. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  1237. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  1238. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  1239. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  1240. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  1241. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  1242. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  1243. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  1244. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  1245. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  1246. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  1247. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  1248. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  1249. #define CSL_FFTC_Q3_LTE_FREQ_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  1250. #define CSL_FFTC_Q3_LTE_FREQ_RESETVAL (0x00000000u)
  1251. /* DFT_LIST_G */
  1252. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_4_MASK (0x3F000000u)
  1253. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_4_SHIFT (0x00000018u)
  1254. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_4_RESETVAL (0x00000000u)
  1255. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_3_MASK (0x00FC0000u)
  1256. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_3_SHIFT (0x00000012u)
  1257. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_3_RESETVAL (0x00000000u)
  1258. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_2_MASK (0x0003F000u)
  1259. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_2_SHIFT (0x0000000Cu)
  1260. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_2_RESETVAL (0x00000000u)
  1261. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_1_MASK (0x00000FC0u)
  1262. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_1_SHIFT (0x00000006u)
  1263. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_1_RESETVAL (0x00000000u)
  1264. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_0_MASK (0x0000003Fu)
  1265. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_0_SHIFT (0x00000000u)
  1266. #define CSL_FFTC_DFT_LIST_G_DFT_SIZE_0_RESETVAL (0x00000000u)
  1267. #define CSL_FFTC_DFT_LIST_G_RESETVAL (0x00000000u)
  1268. /* B0_DEST_STAT */
  1269. #define CSL_FFTC_B0_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  1270. #define CSL_FFTC_B0_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  1271. #define CSL_FFTC_B0_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  1272. #define CSL_FFTC_B0_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  1273. #define CSL_FFTC_B0_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  1274. #define CSL_FFTC_B0_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  1275. #define CSL_FFTC_B0_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  1276. #define CSL_FFTC_B0_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  1277. #define CSL_FFTC_B0_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  1278. #define CSL_FFTC_B0_DEST_STAT_DEFAULT_DEST_MASK (0x00003FFFu)
  1279. #define CSL_FFTC_B0_DEST_STAT_DEFAULT_DEST_SHIFT (0x00000000u)
  1280. #define CSL_FFTC_B0_DEST_STAT_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  1281. #define CSL_FFTC_B0_DEST_STAT_RESETVAL (0x00003FFFu)
  1282. /* B0_SHIFT_STAT */
  1283. #define CSL_FFTC_B0_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  1284. #define CSL_FFTC_B0_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  1285. #define CSL_FFTC_B0_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000000u)
  1286. #define CSL_FFTC_B0_SHIFT_STAT_OUTPUT_SCALING_MASK (0x03FC0000u)
  1287. #define CSL_FFTC_B0_SHIFT_STAT_OUTPUT_SCALING_SHIFT (0x00000012u)
  1288. #define CSL_FFTC_B0_SHIFT_STAT_OUTPUT_SCALING_RESETVAL (0x00000000u)
  1289. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_OUT_SCALING_MASK (0x00030000u)
  1290. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  1291. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  1292. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_6_SCALING_MASK (0x0000C000u)
  1293. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  1294. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  1295. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_5_SCALING_MASK (0x00003000u)
  1296. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  1297. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  1298. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_4_SCALING_MASK (0x00000C00u)
  1299. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  1300. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  1301. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_3_SCALING_MASK (0x00000300u)
  1302. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_3_SCALING_SHIFT (0x00000008u)
  1303. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  1304. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_2_SCALING_MASK (0x000000C0u)
  1305. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_2_SCALING_SHIFT (0x00000006u)
  1306. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  1307. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_1_SCALING_MASK (0x00000030u)
  1308. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_1_SCALING_SHIFT (0x00000004u)
  1309. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  1310. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_0_SCALING_MASK (0x0000000Cu)
  1311. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_0_SCALING_SHIFT (0x00000002u)
  1312. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  1313. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  1314. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  1315. #define CSL_FFTC_B0_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  1316. #define CSL_FFTC_B0_SHIFT_STAT_RESETVAL (0x00000000u)
  1317. /* B0_PREFIX_STAT */
  1318. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  1319. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  1320. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  1321. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  1322. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  1323. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  1324. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  1325. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  1326. #define CSL_FFTC_B0_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  1327. #define CSL_FFTC_B0_PREFIX_STAT_RESETVAL (0x00000000u)
  1328. /* B0_CNTRL_STAT */
  1329. #define CSL_FFTC_B0_CNTRL_STAT_IQ_ORDER_MASK (0x80000000u)
  1330. #define CSL_FFTC_B0_CNTRL_STAT_IQ_ORDER_SHIFT (0x0000001Fu)
  1331. #define CSL_FFTC_B0_CNTRL_STAT_IQ_ORDER_RESETVAL (0x00000000u)
  1332. #define CSL_FFTC_B0_CNTRL_STAT_IQ_SIZE_MASK (0x40000000u)
  1333. #define CSL_FFTC_B0_CNTRL_STAT_IQ_SIZE_SHIFT (0x0000001Eu)
  1334. #define CSL_FFTC_B0_CNTRL_STAT_IQ_SIZE_RESETVAL (0x00000000u)
  1335. #define CSL_FFTC_B0_CNTRL_STAT_ZERO_PAD_MODE_MASK (0x20000000u)
  1336. #define CSL_FFTC_B0_CNTRL_STAT_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  1337. #define CSL_FFTC_B0_CNTRL_STAT_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  1338. #define CSL_FFTC_B0_CNTRL_STAT_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  1339. #define CSL_FFTC_B0_CNTRL_STAT_ZERO_PAD_VAL_SHIFT (0x00000010u)
  1340. #define CSL_FFTC_B0_CNTRL_STAT_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  1341. #define CSL_FFTC_B0_CNTRL_STAT_BLOCK_ERROR_MASK (0x00008000u)
  1342. #define CSL_FFTC_B0_CNTRL_STAT_BLOCK_ERROR_SHIFT (0x0000000Fu)
  1343. #define CSL_FFTC_B0_CNTRL_STAT_BLOCK_ERROR_RESETVAL (0x00000000u)
  1344. #define CSL_FFTC_B0_CNTRL_STAT_EOP_MASK (0x00004000u)
  1345. #define CSL_FFTC_B0_CNTRL_STAT_EOP_SHIFT (0x0000000Eu)
  1346. #define CSL_FFTC_B0_CNTRL_STAT_EOP_RESETVAL (0x00000000u)
  1347. #define CSL_FFTC_B0_CNTRL_STAT_SOP_MASK (0x00002000u)
  1348. #define CSL_FFTC_B0_CNTRL_STAT_SOP_SHIFT (0x0000000Du)
  1349. #define CSL_FFTC_B0_CNTRL_STAT_SOP_RESETVAL (0x00000000u)
  1350. #define CSL_FFTC_B0_CNTRL_STAT_INPUT_QUEUE_NUM_MASK (0x00001800u)
  1351. #define CSL_FFTC_B0_CNTRL_STAT_INPUT_QUEUE_NUM_SHIFT (0x0000000Bu)
  1352. #define CSL_FFTC_B0_CNTRL_STAT_INPUT_QUEUE_NUM_RESETVAL (0x00000000u)
  1353. #define CSL_FFTC_B0_CNTRL_STAT_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  1354. #define CSL_FFTC_B0_CNTRL_STAT_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  1355. #define CSL_FFTC_B0_CNTRL_STAT_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  1356. #define CSL_FFTC_B0_CNTRL_STAT_DFT_IDFT_SELECT_MASK (0x00000040u)
  1357. #define CSL_FFTC_B0_CNTRL_STAT_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  1358. #define CSL_FFTC_B0_CNTRL_STAT_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  1359. #define CSL_FFTC_B0_CNTRL_STAT_DFT_SIZE_MASK (0x0000003Fu)
  1360. #define CSL_FFTC_B0_CNTRL_STAT_DFT_SIZE_SHIFT (0x00000000u)
  1361. #define CSL_FFTC_B0_CNTRL_STAT_DFT_SIZE_RESETVAL (0x00000000u)
  1362. #define CSL_FFTC_B0_CNTRL_STAT_RESETVAL (0x00000000u)
  1363. /* B0_FREQ_STAT */
  1364. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  1365. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  1366. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  1367. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  1368. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  1369. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  1370. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  1371. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  1372. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  1373. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  1374. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  1375. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  1376. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  1377. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  1378. #define CSL_FFTC_B0_FREQ_STAT_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  1379. #define CSL_FFTC_B0_FREQ_STAT_RESETVAL (0x00000000u)
  1380. /* B0_PSIZE_STAT */
  1381. #define CSL_FFTC_B0_PSIZE_STAT_PACKET_SIZE_MASK (0x003FFFFFu)
  1382. #define CSL_FFTC_B0_PSIZE_STAT_PACKET_SIZE_SHIFT (0x00000000u)
  1383. #define CSL_FFTC_B0_PSIZE_STAT_PACKET_SIZE_RESETVAL (0x00000000u)
  1384. #define CSL_FFTC_B0_PSIZE_STAT_RESETVAL (0x00000000u)
  1385. /* B0_DESTTAG_STAT */
  1386. #define CSL_FFTC_B0_DESTTAG_STAT_SRC_ID_MASK (0xFF000000u)
  1387. #define CSL_FFTC_B0_DESTTAG_STAT_SRC_ID_SHIFT (0x00000018u)
  1388. #define CSL_FFTC_B0_DESTTAG_STAT_SRC_ID_RESETVAL (0x00000000u)
  1389. #define CSL_FFTC_B0_DESTTAG_STAT_FLOW_ID_MASK (0x00FF0000u)
  1390. #define CSL_FFTC_B0_DESTTAG_STAT_FLOW_ID_SHIFT (0x00000010u)
  1391. #define CSL_FFTC_B0_DESTTAG_STAT_FLOW_ID_RESETVAL (0x00000000u)
  1392. #define CSL_FFTC_B0_DESTTAG_STAT_DEST_TAG_MASK (0x0000FFFFu)
  1393. #define CSL_FFTC_B0_DESTTAG_STAT_DEST_TAG_SHIFT (0x00000000u)
  1394. #define CSL_FFTC_B0_DESTTAG_STAT_DEST_TAG_RESETVAL (0x00000000u)
  1395. #define CSL_FFTC_B0_DESTTAG_STAT_RESETVAL (0x00000000u)
  1396. /* B1_DEST_STAT */
  1397. #define CSL_FFTC_B1_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  1398. #define CSL_FFTC_B1_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  1399. #define CSL_FFTC_B1_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  1400. #define CSL_FFTC_B1_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  1401. #define CSL_FFTC_B1_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  1402. #define CSL_FFTC_B1_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  1403. #define CSL_FFTC_B1_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  1404. #define CSL_FFTC_B1_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  1405. #define CSL_FFTC_B1_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  1406. #define CSL_FFTC_B1_DEST_STAT_DEFAULT_DEST_MASK (0x00003FFFu)
  1407. #define CSL_FFTC_B1_DEST_STAT_DEFAULT_DEST_SHIFT (0x00000000u)
  1408. #define CSL_FFTC_B1_DEST_STAT_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  1409. #define CSL_FFTC_B1_DEST_STAT_RESETVAL (0x00003FFFu)
  1410. /* B1_SHIFT_STAT */
  1411. #define CSL_FFTC_B1_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  1412. #define CSL_FFTC_B1_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  1413. #define CSL_FFTC_B1_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000000u)
  1414. #define CSL_FFTC_B1_SHIFT_STAT_OUTPUT_SCALING_MASK (0x03FC0000u)
  1415. #define CSL_FFTC_B1_SHIFT_STAT_OUTPUT_SCALING_SHIFT (0x00000012u)
  1416. #define CSL_FFTC_B1_SHIFT_STAT_OUTPUT_SCALING_RESETVAL (0x00000000u)
  1417. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_OUT_SCALING_MASK (0x00030000u)
  1418. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  1419. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  1420. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_6_SCALING_MASK (0x0000C000u)
  1421. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  1422. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  1423. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_5_SCALING_MASK (0x00003000u)
  1424. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  1425. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  1426. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_4_SCALING_MASK (0x00000C00u)
  1427. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  1428. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  1429. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_3_SCALING_MASK (0x00000300u)
  1430. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_3_SCALING_SHIFT (0x00000008u)
  1431. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  1432. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_2_SCALING_MASK (0x000000C0u)
  1433. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_2_SCALING_SHIFT (0x00000006u)
  1434. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  1435. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_1_SCALING_MASK (0x00000030u)
  1436. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_1_SCALING_SHIFT (0x00000004u)
  1437. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  1438. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_0_SCALING_MASK (0x0000000Cu)
  1439. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_0_SCALING_SHIFT (0x00000002u)
  1440. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  1441. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  1442. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  1443. #define CSL_FFTC_B1_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  1444. #define CSL_FFTC_B1_SHIFT_STAT_RESETVAL (0x00000000u)
  1445. /* B1_PREFIX_STAT */
  1446. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  1447. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  1448. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  1449. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  1450. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  1451. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  1452. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  1453. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  1454. #define CSL_FFTC_B1_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  1455. #define CSL_FFTC_B1_PREFIX_STAT_RESETVAL (0x00000000u)
  1456. /* B1_CNTRL_STAT */
  1457. #define CSL_FFTC_B1_CNTRL_STAT_IQ_ORDER_MASK (0x80000000u)
  1458. #define CSL_FFTC_B1_CNTRL_STAT_IQ_ORDER_SHIFT (0x0000001Fu)
  1459. #define CSL_FFTC_B1_CNTRL_STAT_IQ_ORDER_RESETVAL (0x00000000u)
  1460. #define CSL_FFTC_B1_CNTRL_STAT_IQ_SIZE_MASK (0x40000000u)
  1461. #define CSL_FFTC_B1_CNTRL_STAT_IQ_SIZE_SHIFT (0x0000001Eu)
  1462. #define CSL_FFTC_B1_CNTRL_STAT_IQ_SIZE_RESETVAL (0x00000000u)
  1463. #define CSL_FFTC_B1_CNTRL_STAT_ZERO_PAD_MODE_MASK (0x20000000u)
  1464. #define CSL_FFTC_B1_CNTRL_STAT_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  1465. #define CSL_FFTC_B1_CNTRL_STAT_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  1466. #define CSL_FFTC_B1_CNTRL_STAT_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  1467. #define CSL_FFTC_B1_CNTRL_STAT_ZERO_PAD_VAL_SHIFT (0x00000010u)
  1468. #define CSL_FFTC_B1_CNTRL_STAT_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  1469. #define CSL_FFTC_B1_CNTRL_STAT_BLOCK_ERROR_MASK (0x00008000u)
  1470. #define CSL_FFTC_B1_CNTRL_STAT_BLOCK_ERROR_SHIFT (0x0000000Fu)
  1471. #define CSL_FFTC_B1_CNTRL_STAT_BLOCK_ERROR_RESETVAL (0x00000000u)
  1472. #define CSL_FFTC_B1_CNTRL_STAT_EOP_MASK (0x00004000u)
  1473. #define CSL_FFTC_B1_CNTRL_STAT_EOP_SHIFT (0x0000000Eu)
  1474. #define CSL_FFTC_B1_CNTRL_STAT_EOP_RESETVAL (0x00000000u)
  1475. #define CSL_FFTC_B1_CNTRL_STAT_SOP_MASK (0x00002000u)
  1476. #define CSL_FFTC_B1_CNTRL_STAT_SOP_SHIFT (0x0000000Du)
  1477. #define CSL_FFTC_B1_CNTRL_STAT_SOP_RESETVAL (0x00000000u)
  1478. #define CSL_FFTC_B1_CNTRL_STAT_INPUT_QUEUE_NUM_MASK (0x00001800u)
  1479. #define CSL_FFTC_B1_CNTRL_STAT_INPUT_QUEUE_NUM_SHIFT (0x0000000Bu)
  1480. #define CSL_FFTC_B1_CNTRL_STAT_INPUT_QUEUE_NUM_RESETVAL (0x00000000u)
  1481. #define CSL_FFTC_B1_CNTRL_STAT_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  1482. #define CSL_FFTC_B1_CNTRL_STAT_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  1483. #define CSL_FFTC_B1_CNTRL_STAT_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  1484. #define CSL_FFTC_B1_CNTRL_STAT_DFT_IDFT_SELECT_MASK (0x00000040u)
  1485. #define CSL_FFTC_B1_CNTRL_STAT_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  1486. #define CSL_FFTC_B1_CNTRL_STAT_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  1487. #define CSL_FFTC_B1_CNTRL_STAT_DFT_SIZE_MASK (0x0000003Fu)
  1488. #define CSL_FFTC_B1_CNTRL_STAT_DFT_SIZE_SHIFT (0x00000000u)
  1489. #define CSL_FFTC_B1_CNTRL_STAT_DFT_SIZE_RESETVAL (0x00000000u)
  1490. #define CSL_FFTC_B1_CNTRL_STAT_RESETVAL (0x00000000u)
  1491. /* B1_FREQ_STAT */
  1492. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  1493. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  1494. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  1495. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  1496. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  1497. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  1498. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  1499. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  1500. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  1501. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  1502. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  1503. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  1504. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  1505. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  1506. #define CSL_FFTC_B1_FREQ_STAT_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  1507. #define CSL_FFTC_B1_FREQ_STAT_RESETVAL (0x00000000u)
  1508. /* B1_PSIZE_STAT */
  1509. #define CSL_FFTC_B1_PSIZE_STAT_PACKET_SIZE_MASK (0x003FFFFFu)
  1510. #define CSL_FFTC_B1_PSIZE_STAT_PACKET_SIZE_SHIFT (0x00000000u)
  1511. #define CSL_FFTC_B1_PSIZE_STAT_PACKET_SIZE_RESETVAL (0x00000000u)
  1512. #define CSL_FFTC_B1_PSIZE_STAT_RESETVAL (0x00000000u)
  1513. /* B1_DESTTAG_STAT */
  1514. #define CSL_FFTC_B1_DESTTAG_STAT_SRC_ID_MASK (0xFF000000u)
  1515. #define CSL_FFTC_B1_DESTTAG_STAT_SRC_ID_SHIFT (0x00000018u)
  1516. #define CSL_FFTC_B1_DESTTAG_STAT_SRC_ID_RESETVAL (0x00000000u)
  1517. #define CSL_FFTC_B1_DESTTAG_STAT_FLOW_ID_MASK (0x00FF0000u)
  1518. #define CSL_FFTC_B1_DESTTAG_STAT_FLOW_ID_SHIFT (0x00000010u)
  1519. #define CSL_FFTC_B1_DESTTAG_STAT_FLOW_ID_RESETVAL (0x00000000u)
  1520. #define CSL_FFTC_B1_DESTTAG_STAT_DEST_TAG_MASK (0x0000FFFFu)
  1521. #define CSL_FFTC_B1_DESTTAG_STAT_DEST_TAG_SHIFT (0x00000000u)
  1522. #define CSL_FFTC_B1_DESTTAG_STAT_DEST_TAG_RESETVAL (0x00000000u)
  1523. #define CSL_FFTC_B1_DESTTAG_STAT_RESETVAL (0x00000000u)
  1524. /* B2_DEST_STAT */
  1525. #define CSL_FFTC_B2_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_MASK (0x80000000u)
  1526. #define CSL_FFTC_B2_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_SHIFT (0x0000001Fu)
  1527. #define CSL_FFTC_B2_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_OUTPUT_RESETVAL (0x00000000u)
  1528. #define CSL_FFTC_B2_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_MASK (0x40000000u)
  1529. #define CSL_FFTC_B2_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_SHIFT (0x0000001Eu)
  1530. #define CSL_FFTC_B2_DEST_STAT_FFTC_SHIFT_LEFT_RIGHT_INPUT_RESETVAL (0x00000000u)
  1531. #define CSL_FFTC_B2_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_MASK (0x0FFF0000u)
  1532. #define CSL_FFTC_B2_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_SHIFT (0x00000010u)
  1533. #define CSL_FFTC_B2_DEST_STAT_FFTC_VARIABLE_SHIFT_INPUT_RESETVAL (0x00000000u)
  1534. #define CSL_FFTC_B2_DEST_STAT_DEFAULT_DEST_MASK (0x00003FFFu)
  1535. #define CSL_FFTC_B2_DEST_STAT_DEFAULT_DEST_SHIFT (0x00000000u)
  1536. #define CSL_FFTC_B2_DEST_STAT_DEFAULT_DEST_RESETVAL (0x00003FFFu)
  1537. #define CSL_FFTC_B2_DEST_STAT_RESETVAL (0x00003FFFu)
  1538. /* B2_SHIFT_STAT */
  1539. #define CSL_FFTC_B2_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_MASK (0x20000000u)
  1540. #define CSL_FFTC_B2_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_SHIFT (0x0000001Du)
  1541. #define CSL_FFTC_B2_SHIFT_STAT_DYNAMIC_SCALING_ENABLE_RESETVAL (0x00000000u)
  1542. #define CSL_FFTC_B2_SHIFT_STAT_OUTPUT_SCALING_MASK (0x03FC0000u)
  1543. #define CSL_FFTC_B2_SHIFT_STAT_OUTPUT_SCALING_SHIFT (0x00000012u)
  1544. #define CSL_FFTC_B2_SHIFT_STAT_OUTPUT_SCALING_RESETVAL (0x00000000u)
  1545. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_OUT_SCALING_MASK (0x00030000u)
  1546. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_OUT_SCALING_SHIFT (0x00000010u)
  1547. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_OUT_SCALING_RESETVAL (0x00000000u)
  1548. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_6_SCALING_MASK (0x0000C000u)
  1549. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_6_SCALING_SHIFT (0x0000000Eu)
  1550. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_6_SCALING_RESETVAL (0x00000000u)
  1551. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_5_SCALING_MASK (0x00003000u)
  1552. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_5_SCALING_SHIFT (0x0000000Cu)
  1553. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_5_SCALING_RESETVAL (0x00000000u)
  1554. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_4_SCALING_MASK (0x00000C00u)
  1555. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_4_SCALING_SHIFT (0x0000000Au)
  1556. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_4_SCALING_RESETVAL (0x00000000u)
  1557. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_3_SCALING_MASK (0x00000300u)
  1558. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_3_SCALING_SHIFT (0x00000008u)
  1559. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_3_SCALING_RESETVAL (0x00000000u)
  1560. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_2_SCALING_MASK (0x000000C0u)
  1561. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_2_SCALING_SHIFT (0x00000006u)
  1562. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_2_SCALING_RESETVAL (0x00000000u)
  1563. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_1_SCALING_MASK (0x00000030u)
  1564. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_1_SCALING_SHIFT (0x00000004u)
  1565. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_1_SCALING_RESETVAL (0x00000000u)
  1566. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_0_SCALING_MASK (0x0000000Cu)
  1567. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_0_SCALING_SHIFT (0x00000002u)
  1568. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_0_SCALING_RESETVAL (0x00000000u)
  1569. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_MASK (0x00000003u)
  1570. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_SHIFT (0x00000000u)
  1571. #define CSL_FFTC_B2_SHIFT_STAT_STAGE_LTE_SHIFT_SCALING_RESETVAL (0x00000000u)
  1572. #define CSL_FFTC_B2_SHIFT_STAT_RESETVAL (0x00000000u)
  1573. /* B2_PREFIX_STAT */
  1574. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_MASK (0x80000000u)
  1575. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_SHIFT (0x0000001Fu)
  1576. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_EN_RESETVAL (0x00000000u)
  1577. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_MASK (0x03FF0000u)
  1578. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_SHIFT (0x00000010u)
  1579. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_REMOVE_OFFSET_RESETVAL (0x00000000u)
  1580. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_MASK (0x00001FFFu)
  1581. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_SHIFT (0x00000000u)
  1582. #define CSL_FFTC_B2_PREFIX_STAT_CYCLIC_PREFIX_ADDITION_RESETVAL (0x00000000u)
  1583. #define CSL_FFTC_B2_PREFIX_STAT_RESETVAL (0x00000000u)
  1584. /* B2_CNTRL_STAT */
  1585. #define CSL_FFTC_B2_CNTRL_STAT_IQ_ORDER_MASK (0x80000000u)
  1586. #define CSL_FFTC_B2_CNTRL_STAT_IQ_ORDER_SHIFT (0x0000001Fu)
  1587. #define CSL_FFTC_B2_CNTRL_STAT_IQ_ORDER_RESETVAL (0x00000000u)
  1588. #define CSL_FFTC_B2_CNTRL_STAT_IQ_SIZE_MASK (0x40000000u)
  1589. #define CSL_FFTC_B2_CNTRL_STAT_IQ_SIZE_SHIFT (0x0000001Eu)
  1590. #define CSL_FFTC_B2_CNTRL_STAT_IQ_SIZE_RESETVAL (0x00000000u)
  1591. #define CSL_FFTC_B2_CNTRL_STAT_ZERO_PAD_MODE_MASK (0x20000000u)
  1592. #define CSL_FFTC_B2_CNTRL_STAT_ZERO_PAD_MODE_SHIFT (0x0000001Du)
  1593. #define CSL_FFTC_B2_CNTRL_STAT_ZERO_PAD_MODE_RESETVAL (0x00000000u)
  1594. #define CSL_FFTC_B2_CNTRL_STAT_ZERO_PAD_VAL_MASK (0x1FFF0000u)
  1595. #define CSL_FFTC_B2_CNTRL_STAT_ZERO_PAD_VAL_SHIFT (0x00000010u)
  1596. #define CSL_FFTC_B2_CNTRL_STAT_ZERO_PAD_VAL_RESETVAL (0x00000000u)
  1597. #define CSL_FFTC_B2_CNTRL_STAT_BLOCK_ERROR_MASK (0x00008000u)
  1598. #define CSL_FFTC_B2_CNTRL_STAT_BLOCK_ERROR_SHIFT (0x0000000Fu)
  1599. #define CSL_FFTC_B2_CNTRL_STAT_BLOCK_ERROR_RESETVAL (0x00000000u)
  1600. #define CSL_FFTC_B2_CNTRL_STAT_EOP_MASK (0x00004000u)
  1601. #define CSL_FFTC_B2_CNTRL_STAT_EOP_SHIFT (0x0000000Eu)
  1602. #define CSL_FFTC_B2_CNTRL_STAT_EOP_RESETVAL (0x00000000u)
  1603. #define CSL_FFTC_B2_CNTRL_STAT_SOP_MASK (0x00002000u)
  1604. #define CSL_FFTC_B2_CNTRL_STAT_SOP_SHIFT (0x0000000Du)
  1605. #define CSL_FFTC_B2_CNTRL_STAT_SOP_RESETVAL (0x00000000u)
  1606. #define CSL_FFTC_B2_CNTRL_STAT_INPUT_QUEUE_NUM_MASK (0x00001800u)
  1607. #define CSL_FFTC_B2_CNTRL_STAT_INPUT_QUEUE_NUM_SHIFT (0x0000000Bu)
  1608. #define CSL_FFTC_B2_CNTRL_STAT_INPUT_QUEUE_NUM_RESETVAL (0x00000000u)
  1609. #define CSL_FFTC_B2_CNTRL_STAT_SUPPRESSED_SIDE_INFO_MASK (0x00000100u)
  1610. #define CSL_FFTC_B2_CNTRL_STAT_SUPPRESSED_SIDE_INFO_SHIFT (0x00000008u)
  1611. #define CSL_FFTC_B2_CNTRL_STAT_SUPPRESSED_SIDE_INFO_RESETVAL (0x00000000u)
  1612. #define CSL_FFTC_B2_CNTRL_STAT_DFT_IDFT_SELECT_MASK (0x00000040u)
  1613. #define CSL_FFTC_B2_CNTRL_STAT_DFT_IDFT_SELECT_SHIFT (0x00000006u)
  1614. #define CSL_FFTC_B2_CNTRL_STAT_DFT_IDFT_SELECT_RESETVAL (0x00000000u)
  1615. #define CSL_FFTC_B2_CNTRL_STAT_DFT_SIZE_MASK (0x0000003Fu)
  1616. #define CSL_FFTC_B2_CNTRL_STAT_DFT_SIZE_SHIFT (0x00000000u)
  1617. #define CSL_FFTC_B2_CNTRL_STAT_DFT_SIZE_RESETVAL (0x00000000u)
  1618. #define CSL_FFTC_B2_CNTRL_STAT_RESETVAL (0x00000000u)
  1619. /* B2_FREQ_STAT */
  1620. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_DIR_MASK (0x02000000u)
  1621. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_DIR_SHIFT (0x00000019u)
  1622. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_DIR_RESETVAL (0x00000000u)
  1623. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_MASK (0x00078000u)
  1624. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_SHIFT (0x0000000Fu)
  1625. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_FACTOR_RESETVAL (0x00000000u)
  1626. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_MASK (0x00007FFCu)
  1627. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_SHIFT (0x00000002u)
  1628. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_PHASE_RESETVAL (0x00000000u)
  1629. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_MASK (0x00000002u)
  1630. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_SHIFT (0x00000001u)
  1631. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_INDEX_RESETVAL (0x00000000u)
  1632. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_EN_MASK (0x00000001u)
  1633. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_EN_SHIFT (0x00000000u)
  1634. #define CSL_FFTC_B2_FREQ_STAT_LTE_FREQ_SHIFT_EN_RESETVAL (0x00000000u)
  1635. #define CSL_FFTC_B2_FREQ_STAT_RESETVAL (0x00000000u)
  1636. /* B2_PSIZE_STAT */
  1637. #define CSL_FFTC_B2_PSIZE_STAT_PACKET_SIZE_MASK (0x003FFFFFu)
  1638. #define CSL_FFTC_B2_PSIZE_STAT_PACKET_SIZE_SHIFT (0x00000000u)
  1639. #define CSL_FFTC_B2_PSIZE_STAT_PACKET_SIZE_RESETVAL (0x00000000u)
  1640. #define CSL_FFTC_B2_PSIZE_STAT_RESETVAL (0x00000000u)
  1641. /* B2_DESTTAG_STAT */
  1642. #define CSL_FFTC_B2_DESTTAG_STAT_SRC_ID_MASK (0xFF000000u)
  1643. #define CSL_FFTC_B2_DESTTAG_STAT_SRC_ID_SHIFT (0x00000018u)
  1644. #define CSL_FFTC_B2_DESTTAG_STAT_SRC_ID_RESETVAL (0x00000000u)
  1645. #define CSL_FFTC_B2_DESTTAG_STAT_FLOW_ID_MASK (0x00FF0000u)
  1646. #define CSL_FFTC_B2_DESTTAG_STAT_FLOW_ID_SHIFT (0x00000010u)
  1647. #define CSL_FFTC_B2_DESTTAG_STAT_FLOW_ID_RESETVAL (0x00000000u)
  1648. #define CSL_FFTC_B2_DESTTAG_STAT_DEST_TAG_MASK (0x0000FFFFu)
  1649. #define CSL_FFTC_B2_DESTTAG_STAT_DEST_TAG_SHIFT (0x00000000u)
  1650. #define CSL_FFTC_B2_DESTTAG_STAT_DEST_TAG_RESETVAL (0x00000000u)
  1651. #define CSL_FFTC_B2_DESTTAG_STAT_RESETVAL (0x00000000u)
  1652. /* REVISION_REG */
  1653. #define CSL_FFTC_REVISION_REG_MODID_MASK (0xFFFF0000u)
  1654. #define CSL_FFTC_REVISION_REG_MODID_SHIFT (0x00000010u)
  1655. #define CSL_FFTC_REVISION_REG_MODID_RESETVAL (0x00004E5Au)
  1656. #define CSL_FFTC_REVISION_REG_REVRTL_MASK (0x0000F800u)
  1657. #define CSL_FFTC_REVISION_REG_REVRTL_SHIFT (0x0000000Bu)
  1658. #define CSL_FFTC_REVISION_REG_REVRTL_RESETVAL (0x00000016u)
  1659. #define CSL_FFTC_REVISION_REG_REVMAJ_MASK (0x00000700u)
  1660. #define CSL_FFTC_REVISION_REG_REVMAJ_SHIFT (0x00000008u)
  1661. #define CSL_FFTC_REVISION_REG_REVMAJ_RESETVAL (0x00000001u)
  1662. #define CSL_FFTC_REVISION_REG_CUSTOM_MASK (0x000000C0u)
  1663. #define CSL_FFTC_REVISION_REG_CUSTOM_SHIFT (0x00000006u)
  1664. #define CSL_FFTC_REVISION_REG_CUSTOM_RESETVAL (0x00000000u)
  1665. #define CSL_FFTC_REVISION_REG_REVMIN_MASK (0x0000003Fu)
  1666. #define CSL_FFTC_REVISION_REG_REVMIN_SHIFT (0x00000000u)
  1667. #define CSL_FFTC_REVISION_REG_REVMIN_RESETVAL (0x00000000u)
  1668. #define CSL_FFTC_REVISION_REG_RESETVAL (0x4E5AB100u)
  1669. /* PERF_CTRL_REG */
  1670. #define CSL_FFTC_PERF_CTRL_REG_WARB_FIFO_DEPTH_MASK (0x003F0000u)
  1671. #define CSL_FFTC_PERF_CTRL_REG_WARB_FIFO_DEPTH_SHIFT (0x00000010u)
  1672. #define CSL_FFTC_PERF_CTRL_REG_WARB_FIFO_DEPTH_RESETVAL (0x00000020u)
  1673. #define CSL_FFTC_PERF_CTRL_REG_TIMEOUT_CNT_MASK (0x0000FFFFu)
  1674. #define CSL_FFTC_PERF_CTRL_REG_TIMEOUT_CNT_SHIFT (0x00000000u)
  1675. #define CSL_FFTC_PERF_CTRL_REG_TIMEOUT_CNT_RESETVAL (0x00000000u)
  1676. #define CSL_FFTC_PERF_CTRL_REG_RESETVAL (0x00200000u)
  1677. /* EMU_CTRL_REG */
  1678. #define CSL_FFTC_EMU_CTRL_REG_LOOPBACK_EN_MASK (0x80000000u)
  1679. #define CSL_FFTC_EMU_CTRL_REG_LOOPBACK_EN_SHIFT (0x0000001Fu)
  1680. #define CSL_FFTC_EMU_CTRL_REG_LOOPBACK_EN_RESETVAL (0x00000001u)
  1681. #define CSL_FFTC_EMU_CTRL_REG_SOFT_MASK (0x00000002u)
  1682. #define CSL_FFTC_EMU_CTRL_REG_SOFT_SHIFT (0x00000001u)
  1683. #define CSL_FFTC_EMU_CTRL_REG_SOFT_RESETVAL (0x00000000u)
  1684. #define CSL_FFTC_EMU_CTRL_REG_FREE_MASK (0x00000001u)
  1685. #define CSL_FFTC_EMU_CTRL_REG_FREE_SHIFT (0x00000000u)
  1686. #define CSL_FFTC_EMU_CTRL_REG_FREE_RESETVAL (0x00000000u)
  1687. #define CSL_FFTC_EMU_CTRL_REG_RESETVAL (0x80000000u)
  1688. /* PRI_CTRL_REG */
  1689. #define CSL_FFTC_PRI_CTRL_REG_RX_PRIORITY_MASK (0x00070000u)
  1690. #define CSL_FFTC_PRI_CTRL_REG_RX_PRIORITY_SHIFT (0x00000010u)
  1691. #define CSL_FFTC_PRI_CTRL_REG_RX_PRIORITY_RESETVAL (0x00000000u)
  1692. #define CSL_FFTC_PRI_CTRL_REG_TX_PRIORITY_MASK (0x00000007u)
  1693. #define CSL_FFTC_PRI_CTRL_REG_TX_PRIORITY_SHIFT (0x00000000u)
  1694. #define CSL_FFTC_PRI_CTRL_REG_TX_PRIORITY_RESETVAL (0x00000000u)
  1695. #define CSL_FFTC_PRI_CTRL_REG_RESETVAL (0x00000000u)
  1696. /* QM0_BA_REG */
  1697. #define CSL_FFTC_QM0_BA_REG_QM0_BASE_MASK (0xFFFFFFFFu)
  1698. #define CSL_FFTC_QM0_BA_REG_QM0_BASE_SHIFT (0x00000000u)
  1699. #define CSL_FFTC_QM0_BA_REG_QM0_BASE_RESETVAL (0x34020000u)
  1700. #define CSL_FFTC_QM0_BA_REG_RESETVAL (0x34020000u)
  1701. /* QM1_BA_REG */
  1702. #define CSL_FFTC_QM1_BA_REG_QM1_BASE_MASK (0xFFFFFFFFu)
  1703. #define CSL_FFTC_QM1_BA_REG_QM1_BASE_SHIFT (0x00000000u)
  1704. #define CSL_FFTC_QM1_BA_REG_QM1_BASE_RESETVAL (0x00000000u)
  1705. #define CSL_FFTC_QM1_BA_REG_RESETVAL (0x00000000u)
  1706. /* QM2_BA_REG */
  1707. #define CSL_FFTC_QM2_BA_REG_QM2_BASE_MASK (0xFFFFFFFFu)
  1708. #define CSL_FFTC_QM2_BA_REG_QM2_BASE_SHIFT (0x00000000u)
  1709. #define CSL_FFTC_QM2_BA_REG_QM2_BASE_RESETVAL (0x00000000u)
  1710. #define CSL_FFTC_QM2_BA_REG_RESETVAL (0x00000000u)
  1711. /* QM3_BA_REG */
  1712. #define CSL_FFTC_QM3_BA_REG_QM3_BASE_MASK (0xFFFFFFFFu)
  1713. #define CSL_FFTC_QM3_BA_REG_QM3_BASE_SHIFT (0x00000000u)
  1714. #define CSL_FFTC_QM3_BA_REG_QM3_BASE_RESETVAL (0x00000000u)
  1715. #define CSL_FFTC_QM3_BA_REG_RESETVAL (0x00000000u)
  1716. #endif