cslr_dma4_ocp.h 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /********************************************************************
  2. * Copyright (C) 2013-2014 Texas Instruments Incorporated.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions
  6. * are met:
  7. *
  8. * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. *
  11. * Redistributions in binary form must reproduce the above copyright
  12. * notice, this list of conditions and the following disclaimer in the
  13. * documentation and/or other materials provided with the
  14. * distribution.
  15. *
  16. * Neither the name of Texas Instruments Incorporated nor the names of
  17. * its contributors may be used to endorse or promote products derived
  18. * from this software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  21. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  22. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  23. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  24. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  25. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  26. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  27. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  28. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  30. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. */
  33. #ifndef CSLR_SYSTEM_DMA_H_
  34. #define CSLR_SYSTEM_DMA_H_
  35. #ifdef __cplusplus
  36. extern "C"
  37. {
  38. #endif
  39. #include <ti/csl/cslr.h>
  40. /**************************************************************************
  41. * Register Overlay Structure for DMA_CHANNEL_REGS
  42. **************************************************************************/
  43. typedef struct {
  44. volatile Uint32 CCR_0_31;
  45. volatile Uint32 CLNK_CTRL_0_31;
  46. volatile Uint32 CICR_0_31;
  47. volatile Uint32 CSR_0_31;
  48. volatile Uint32 CSDP_0_31;
  49. volatile Uint32 CEN_0_31;
  50. volatile Uint32 CFN_0_31;
  51. volatile Uint32 CSSA_0_31;
  52. volatile Uint32 CDSA_0_31;
  53. volatile Uint32 CSEI_0_31;
  54. volatile Uint32 CSFI_0_31;
  55. volatile Uint32 CDEI_0_31;
  56. volatile Uint32 CDFI_0_31;
  57. volatile Uint32 CSAC_0_31;
  58. volatile Uint32 CDAC_0_31;
  59. volatile Uint32 CCEN_0_31;
  60. volatile Uint32 CCFN_0_31;
  61. volatile Uint32 COLOR_0_31;
  62. volatile Uint8 RSVD0[8];
  63. volatile Uint32 CDP_0_31;
  64. volatile Uint32 CNDP_0_31;
  65. volatile Uint32 CCDN_0_31;
  66. volatile Uint8 RSVD1[4];
  67. } CSL_System_dmaDma_channel_regsRegs;
  68. /**************************************************************************
  69. * Register Overlay Structure
  70. **************************************************************************/
  71. typedef struct {
  72. volatile Uint32 REVISION;
  73. volatile Uint8 RSVD2[4];
  74. volatile Uint32 IRQSTS_L0;
  75. volatile Uint32 IRQSTS_L1;
  76. volatile Uint32 IRQSTS_L2;
  77. volatile Uint32 IRQSTS_L3;
  78. volatile Uint32 IRQEN_L0;
  79. volatile Uint32 IRQEN_L1;
  80. volatile Uint32 IRQEN_L2;
  81. volatile Uint32 IRQEN_L3;
  82. volatile Uint32 SYSSTS;
  83. volatile Uint32 OCP_SYSCONFIG;
  84. volatile Uint8 RSVD3[52];
  85. volatile Uint32 CAPS_0;
  86. volatile Uint8 RSVD4[4];
  87. volatile Uint32 CAPS_2;
  88. volatile Uint32 CAPS_3;
  89. volatile Uint32 CAPS_4;
  90. volatile Uint32 GCR;
  91. volatile Uint8 RSVD5[4];
  92. CSL_System_dmaDma_channel_regsRegs DMA_CHANNEL_REGS[32];
  93. } CSL_system_dmaRegs;
  94. /**************************************************************************
  95. * Register Macros
  96. **************************************************************************/
  97. #define CSL_SYSTEM_DMA_REVISION (0x0U)
  98. #define CSL_SYSTEM_DMA_IRQSTS_L0 (0x8U)
  99. #define CSL_SYSTEM_DMA_IRQSTS_L1 (0xCU)
  100. #define CSL_SYSTEM_DMA_IRQSTS_L2 (0x10U)
  101. #define CSL_SYSTEM_DMA_IRQSTS_L3 (0x14U)
  102. #define CSL_SYSTEM_DMA_IRQEN_L0 (0x18U)
  103. #define CSL_SYSTEM_DMA_IRQEN_L1 (0x1CU)
  104. #define CSL_SYSTEM_DMA_IRQEN_L2 (0x20U)
  105. #define CSL_SYSTEM_DMA_IRQEN_L3 (0x24U)
  106. #define CSL_SYSTEM_DMA_SYSSTS (0x28U)
  107. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG (0x2CU)
  108. /* CSL Aliased modification for PRCM compatibility */
  109. #define DMA4_OCP_SYSCONFIG (CSL_SYSTEM_DMA_OCP_SYSCONFIG)
  110. #define CSL_SYSTEM_DMA_CAPS_0 (0x64U)
  111. #define CSL_SYSTEM_DMA_CAPS_2 (0x6CU)
  112. #define CSL_SYSTEM_DMA_CAPS_3 (0x70U)
  113. #define CSL_SYSTEM_DMA_CAPS_4 (0x74U)
  114. #define CSL_SYSTEM_DMA_GCR (0x78U)
  115. #define CSL_SYSTEM_DMA_CCR_0_31(n) (0x80U + ((n) * 60U))
  116. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31(n) (0x84U + ((n) * 60U))
  117. #define CSL_SYSTEM_DMA_CICR_0_31(n) (0x88U + ((n) * 60U))
  118. #define CSL_SYSTEM_DMA_CSR_0_31(n) (0x8CU + ((n) * 60U))
  119. #define CSL_SYSTEM_DMA_CSDP_0_31(n) (0x90U + ((n) * 60U))
  120. #define CSL_SYSTEM_DMA_CEN_0_31(n) (0x94U + ((n) * 60U))
  121. #define CSL_SYSTEM_DMA_CFN_0_31(n) (0x98U + ((n) * 60U))
  122. #define CSL_SYSTEM_DMA_CSSA_0_31(n) (0x9CU + ((n) * 60U))
  123. #define CSL_SYSTEM_DMA_CDSA_0_31(n) (0xA0U + ((n) * 60U))
  124. #define CSL_SYSTEM_DMA_CSEI_0_31(n) (0xA4U + ((n) * 60U))
  125. #define CSL_SYSTEM_DMA_CSFI_0_31(n) (0xA8U + ((n) * 60U))
  126. #define CSL_SYSTEM_DMA_CDEI_0_31(n) (0xACU + ((n) * 60U))
  127. #define CSL_SYSTEM_DMA_CDFI_0_31(n) (0xB0U + ((n) * 60U))
  128. #define CSL_SYSTEM_DMA_CSAC_0_31(n) (0xB4U + ((n) * 60U))
  129. #define CSL_SYSTEM_DMA_CDAC_0_31(n) (0xB8U + ((n) * 60U))
  130. #define CSL_SYSTEM_DMA_CCEN_0_31(n) (0xBCU + ((n) * 60U))
  131. #define CSL_SYSTEM_DMA_CCFN_0_31(n) (0xC0U + ((n) * 60U))
  132. #define CSL_SYSTEM_DMA_COLOR_0_31(n) (0xC4U + ((n) * 60U))
  133. #define CSL_SYSTEM_DMA_CDP_0_31(n) (0xD0U + ((n) * 60U))
  134. #define CSL_SYSTEM_DMA_CNDP_0_31(n) (0xD4U + ((n) * 60U))
  135. #define CSL_SYSTEM_DMA_CCDN_0_31(n) (0xD8U + ((n) * 60U))
  136. /**************************************************************************
  137. * Field Definition Macros
  138. **************************************************************************/
  139. /* REVISION */
  140. #define CSL_SYSTEM_DMA_REVISION_FUNC_MASK (0x0FFF0000U)
  141. #define CSL_SYSTEM_DMA_REVISION_FUNC_SHIFT (0x00000010U)
  142. #define CSL_SYSTEM_DMA_REVISION_FUNC_RESETVAL (0x00000001U)
  143. #define CSL_SYSTEM_DMA_REVISION_FUNC_MAX (0x00000fffU)
  144. #define CSL_SYSTEM_DMA_REVISION_RTL_MASK (0x0000F800U)
  145. #define CSL_SYSTEM_DMA_REVISION_RTL_SHIFT (0x0000000BU)
  146. #define CSL_SYSTEM_DMA_REVISION_RTL_RESETVAL (0x00000001U)
  147. #define CSL_SYSTEM_DMA_REVISION_RTL_MAX (0x0000001fU)
  148. #define CSL_SYSTEM_DMA_REVISION_MAJOR_MASK (0x00000700U)
  149. #define CSL_SYSTEM_DMA_REVISION_MAJOR_SHIFT (0x00000008U)
  150. #define CSL_SYSTEM_DMA_REVISION_MAJOR_RESETVAL (0x00000001U)
  151. #define CSL_SYSTEM_DMA_REVISION_MAJOR_MAX (0x00000007U)
  152. #define CSL_SYSTEM_DMA_REVISION_CUSTOM_MASK (0x000000C0U)
  153. #define CSL_SYSTEM_DMA_REVISION_CUSTOM_SHIFT (0x00000006U)
  154. #define CSL_SYSTEM_DMA_REVISION_CUSTOM_RESETVAL (0x00000000U)
  155. #define CSL_SYSTEM_DMA_REVISION_CUSTOM_MAX (0x00000003U)
  156. #define CSL_SYSTEM_DMA_REVISION_SCHEME_MASK (0xC0000000U)
  157. #define CSL_SYSTEM_DMA_REVISION_SCHEME_SHIFT (0x0000001EU)
  158. #define CSL_SYSTEM_DMA_REVISION_SCHEME_RESETVAL (0x00000000U)
  159. #define CSL_SYSTEM_DMA_REVISION_SCHEME_MAX (0x00000003U)
  160. #define CSL_SYSTEM_DMA_REVISION_MINOR_MASK (0x0000003FU)
  161. #define CSL_SYSTEM_DMA_REVISION_MINOR_SHIFT (0x00000000U)
  162. #define CSL_SYSTEM_DMA_REVISION_MINOR_RESETVAL (0x00000000U)
  163. #define CSL_SYSTEM_DMA_REVISION_MINOR_MAX (0x0000003fU)
  164. #define CSL_SYSTEM_DMA_REVISION_RESETVAL (0x00010900U)
  165. /* IRQSTS_L0 */
  166. #define CSL_SYSTEM_DMA_IRQSTS_L0_CH_31_0_L0_MASK (0xFFFFFFFFU)
  167. #define CSL_SYSTEM_DMA_IRQSTS_L0_CH_31_0_L0_SHIFT (0x00000000U)
  168. #define CSL_SYSTEM_DMA_IRQSTS_L0_CH_31_0_L0_RESETVAL (0x00000000U)
  169. #define CSL_SYSTEM_DMA_IRQSTS_L0_CH_31_0_L0_MAX (0xffffffffU)
  170. #define CSL_SYSTEM_DMA_IRQSTS_L0_RESETVAL (0x00000000U)
  171. /* IRQSTS_L1 */
  172. #define CSL_SYSTEM_DMA_IRQSTS_L1_CH_31_0_L1_MASK (0xFFFFFFFFU)
  173. #define CSL_SYSTEM_DMA_IRQSTS_L1_CH_31_0_L1_SHIFT (0x00000000U)
  174. #define CSL_SYSTEM_DMA_IRQSTS_L1_CH_31_0_L1_RESETVAL (0x00000000U)
  175. #define CSL_SYSTEM_DMA_IRQSTS_L1_CH_31_0_L1_MAX (0xffffffffU)
  176. #define CSL_SYSTEM_DMA_IRQSTS_L1_RESETVAL (0x00000000U)
  177. /* IRQSTS_L2 */
  178. #define CSL_SYSTEM_DMA_IRQSTS_L2_CH_31_0_L2_MASK (0xFFFFFFFFU)
  179. #define CSL_SYSTEM_DMA_IRQSTS_L2_CH_31_0_L2_SHIFT (0x00000000U)
  180. #define CSL_SYSTEM_DMA_IRQSTS_L2_CH_31_0_L2_RESETVAL (0x00000000U)
  181. #define CSL_SYSTEM_DMA_IRQSTS_L2_CH_31_0_L2_MAX (0xffffffffU)
  182. #define CSL_SYSTEM_DMA_IRQSTS_L2_RESETVAL (0x00000000U)
  183. /* IRQSTS_L3 */
  184. #define CSL_SYSTEM_DMA_IRQSTS_L3_CH_31_0_L3_MASK (0xFFFFFFFFU)
  185. #define CSL_SYSTEM_DMA_IRQSTS_L3_CH_31_0_L3_SHIFT (0x00000000U)
  186. #define CSL_SYSTEM_DMA_IRQSTS_L3_CH_31_0_L3_RESETVAL (0x00000000U)
  187. #define CSL_SYSTEM_DMA_IRQSTS_L3_CH_31_0_L3_MAX (0xffffffffU)
  188. #define CSL_SYSTEM_DMA_IRQSTS_L3_RESETVAL (0x00000000U)
  189. /* IRQEN_L0 */
  190. #define CSL_SYSTEM_DMA_IRQEN_L0_CH_31_0_L0_EN_MASK (0xFFFFFFFFU)
  191. #define CSL_SYSTEM_DMA_IRQEN_L0_CH_31_0_L0_EN_SHIFT (0x00000000U)
  192. #define CSL_SYSTEM_DMA_IRQEN_L0_CH_31_0_L0_EN_RESETVAL (0x00000000U)
  193. #define CSL_SYSTEM_DMA_IRQEN_L0_CH_31_0_L0_EN_MAX (0xffffffffU)
  194. #define CSL_SYSTEM_DMA_IRQEN_L0_RESETVAL (0x00000000U)
  195. /* IRQEN_L1 */
  196. #define CSL_SYSTEM_DMA_IRQEN_L1_CH_0_L1_EN_MASK (0xFFFFFFFFU)
  197. #define CSL_SYSTEM_DMA_IRQEN_L1_CH_0_L1_EN_SHIFT (0x00000000U)
  198. #define CSL_SYSTEM_DMA_IRQEN_L1_CH_0_L1_EN_RESETVAL (0x00000000U)
  199. #define CSL_SYSTEM_DMA_IRQEN_L1_CH_0_L1_EN_MAX (0xffffffffU)
  200. #define CSL_SYSTEM_DMA_IRQEN_L1_RESETVAL (0x00000000U)
  201. /* IRQEN_L2 */
  202. #define CSL_SYSTEM_DMA_IRQEN_L2_CH_31_0_L2_EN_MASK (0xFFFFFFFFU)
  203. #define CSL_SYSTEM_DMA_IRQEN_L2_CH_31_0_L2_EN_SHIFT (0x00000000U)
  204. #define CSL_SYSTEM_DMA_IRQEN_L2_CH_31_0_L2_EN_RESETVAL (0x00000000U)
  205. #define CSL_SYSTEM_DMA_IRQEN_L2_CH_31_0_L2_EN_MAX (0xffffffffU)
  206. #define CSL_SYSTEM_DMA_IRQEN_L2_RESETVAL (0x00000000U)
  207. /* IRQEN_L3 */
  208. #define CSL_SYSTEM_DMA_IRQEN_L3_CH_31_0_L3_EN_MASK (0xFFFFFFFFU)
  209. #define CSL_SYSTEM_DMA_IRQEN_L3_CH_31_0_L3_EN_SHIFT (0x00000000U)
  210. #define CSL_SYSTEM_DMA_IRQEN_L3_CH_31_0_L3_EN_RESETVAL (0x00000000U)
  211. #define CSL_SYSTEM_DMA_IRQEN_L3_CH_31_0_L3_EN_MAX (0xffffffffU)
  212. #define CSL_SYSTEM_DMA_IRQEN_L3_RESETVAL (0x00000000U)
  213. /* SYSSTS */
  214. #define CSL_SYSTEM_DMA_SYSSTS_RESETDONE_MASK (0x00000001U)
  215. #define CSL_SYSTEM_DMA_SYSSTS_RESETDONE_SHIFT (0x00000000U)
  216. #define CSL_SYSTEM_DMA_SYSSTS_RESETDONE_RESETVAL (0x00000000U)
  217. #define CSL_SYSTEM_DMA_SYSSTS_RESETDONE_ONGOING (0x00000000U)
  218. #define CSL_SYSTEM_DMA_SYSSTS_RESETDONE_COMPLETED (0x00000001U)
  219. #define CSL_SYSTEM_DMA_SYSSTS_RESETVAL (0x00000000U)
  220. /* OCP_SYSCONFIG */
  221. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_EMUFREE_MASK (0x00000020U)
  222. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_EMUFREE_SHIFT (0x00000005U)
  223. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_EMUFREE_RESETVAL (0x00000000U)
  224. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_EMUFREE_FROZEN (0x00000000U)
  225. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_EMUFREE_IGNORED (0x00000001U)
  226. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_MASK (0x00003000U)
  227. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_SHIFT (0x0000000CU)
  228. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_RESETVAL (0x00000000U)
  229. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_FORCE (0x00000000U)
  230. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_NO (0x00000001U)
  231. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_SMART (0x00000002U)
  232. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_RESERVED (0x00000003U)
  233. /* CSL Aliased modification for PRCM compatibility */
  234. #define DMA4_OCP_SYSCONFIG_MIDLEMODE_SHIFT (CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_SHIFT)
  235. #define DMA4_OCP_SYSCONFIG_MIDLEMODE_MASK (CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_MASK)
  236. #define DMA4_OCP_SYSCONFIG_MIDLEMODE_FORCE (CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_FORCE)
  237. #define DMA4_OCP_SYSCONFIG_MIDLEMODE_NO (CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_NO)
  238. #define DMA4_OCP_SYSCONFIG_MIDLEMODE_SMART (CSL_SYSTEM_DMA_OCP_SYSCONFIG_MIDLEMODE_SMART)
  239. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_AUTOIDLE_MASK (0x00000001U)
  240. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_AUTOIDLE_SHIFT (0x00000000U)
  241. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_AUTOIDLE_RESETVAL (0x00000000U)
  242. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_AUTOIDLE_FREERUNNING (0x00000000U)
  243. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_AUTOIDLE_CLOCKGATING (0x00000001U)
  244. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_MASK (0x00000018U)
  245. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_SHIFT (0x00000003U)
  246. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_RESETVAL (0x00000000U)
  247. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_FORCE (0x00000000U)
  248. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_NO (0x00000001U)
  249. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_SMART (0x00000002U)
  250. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_RESERVED (0x00000003U)
  251. /* CSL Aliased modification for PRCM compatibility */
  252. #define DMA4_OCP_SYSCONFIG_SIDLEMODE_SHIFT (CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_SHIFT)
  253. #define DMA4_OCP_SYSCONFIG_SIDLEMODE_MASK (CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_MASK)
  254. #define DMA4_OCP_SYSCONFIG_SIDLEMODE_FORCE (CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_FORCE)
  255. #define DMA4_OCP_SYSCONFIG_SIDLEMODE_NO (CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_NO)
  256. #define DMA4_OCP_SYSCONFIG_SIDLEMODE_SMART (CSL_SYSTEM_DMA_OCP_SYSCONFIG_SIDLEMODE_SMART)
  257. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SOFTRESET_MASK (0x00000002U)
  258. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SOFTRESET_SHIFT (0x00000001U)
  259. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SOFTRESET_RESETVAL (0x00000000U)
  260. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SOFTRESET_NOEFFECT (0x00000000U)
  261. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_SOFTRESET_RESET (0x00000001U)
  262. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_CLOCKACTIVITY_MASK (0x00000300U)
  263. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_CLOCKACTIVITY_SHIFT (0x00000008U)
  264. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_CLOCKACTIVITY_RESETVAL (0x00000000U)
  265. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_CLOCKACTIVITY_MAX (0x00000003U)
  266. /* CSL Aliased modification for PRCM compatibility */
  267. #define DMA4_OCP_SYSCONFIG_CLOCKACTIVITY_SHIFT (CSL_SYSTEM_DMA_OCP_SYSCONFIG_CLOCKACTIVITY_SHIFT)
  268. #define DMA4_OCP_SYSCONFIG_CLOCKACTIVITY_MASK (CSL_SYSTEM_DMA_OCP_SYSCONFIG_CLOCKACTIVITY_MASK)
  269. #define CSL_SYSTEM_DMA_OCP_SYSCONFIG_RESETVAL (0x00000000U)
  270. /* CAPS_0 */
  271. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE4_MASK (0x00200000U)
  272. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE4_SHIFT (0x00000015U)
  273. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE4_RESETVAL (0x00000000U)
  274. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE4_MAX (0x00000001U)
  275. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE123_MASK (0x00100000U)
  276. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE123_SHIFT (0x00000014U)
  277. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE123_RESETVAL (0x00000001U)
  278. #define CSL_SYSTEM_DMA_CAPS_0_LINK_LIST_CPBLTY_TYPE123_MAX (0x00000001U)
  279. #define CSL_SYSTEM_DMA_CAPS_0_TRANSPARENT_BLT_CPBLTY_MASK (0x00040000U)
  280. #define CSL_SYSTEM_DMA_CAPS_0_TRANSPARENT_BLT_CPBLTY_SHIFT (0x00000012U)
  281. #define CSL_SYSTEM_DMA_CAPS_0_TRANSPARENT_BLT_CPBLTY_RESETVAL (0x00000001U)
  282. #define CSL_SYSTEM_DMA_CAPS_0_TRANSPARENT_BLT_CPBLTY_NOLCH (0x00000000U)
  283. #define CSL_SYSTEM_DMA_CAPS_0_TRANSPARENT_BLT_CPBLTY_ANYLCH (0x00000001U)
  284. #define CSL_SYSTEM_DMA_CAPS_0_CONST_FILL_CPBLTY_MASK (0x00080000U)
  285. #define CSL_SYSTEM_DMA_CAPS_0_CONST_FILL_CPBLTY_SHIFT (0x00000013U)
  286. #define CSL_SYSTEM_DMA_CAPS_0_CONST_FILL_CPBLTY_RESETVAL (0x00000001U)
  287. #define CSL_SYSTEM_DMA_CAPS_0_CONST_FILL_CPBLTY_NOLCH (0x00000000U)
  288. #define CSL_SYSTEM_DMA_CAPS_0_CONST_FILL_CPBLTY_ANYLCH (0x00000001U)
  289. #define CSL_SYSTEM_DMA_CAPS_0_RESETVAL (0x001c0000U)
  290. /* CAPS_2 */
  291. #define CSL_SYSTEM_DMA_CAPS_2_DST_DOUBLE_IDX_ADRS_CPBLTY_MASK (0x00000080U)
  292. #define CSL_SYSTEM_DMA_CAPS_2_DST_DOUBLE_IDX_ADRS_CPBLTY_SHIFT (0x00000007U)
  293. #define CSL_SYSTEM_DMA_CAPS_2_DST_DOUBLE_IDX_ADRS_CPBLTY_RESETVAL (0x00000001U)
  294. #define CSL_SYSTEM_DMA_CAPS_2_DST_DOUBLE_IDX_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  295. #define CSL_SYSTEM_DMA_CAPS_2_DST_DOUBLE_IDX_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  296. #define CSL_SYSTEM_DMA_CAPS_2_DST_POST_INCRMNT_ADRS_CPBLTY_MASK (0x00000020U)
  297. #define CSL_SYSTEM_DMA_CAPS_2_DST_POST_INCRMNT_ADRS_CPBLTY_SHIFT (0x00000005U)
  298. #define CSL_SYSTEM_DMA_CAPS_2_DST_POST_INCRMNT_ADRS_CPBLTY_RESETVAL (0x00000001U)
  299. #define CSL_SYSTEM_DMA_CAPS_2_DST_POST_INCRMNT_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  300. #define CSL_SYSTEM_DMA_CAPS_2_DST_POST_INCRMNT_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  301. #define CSL_SYSTEM_DMA_CAPS_2_SRC_DOUBLE_IDX_ADRS_CPBLTY_MASK (0x00000008U)
  302. #define CSL_SYSTEM_DMA_CAPS_2_SRC_DOUBLE_IDX_ADRS_CPBLTY_SHIFT (0x00000003U)
  303. #define CSL_SYSTEM_DMA_CAPS_2_SRC_DOUBLE_IDX_ADRS_CPBLTY_RESETVAL (0x00000001U)
  304. #define CSL_SYSTEM_DMA_CAPS_2_SRC_DOUBLE_IDX_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  305. #define CSL_SYSTEM_DMA_CAPS_2_SRC_DOUBLE_IDX_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  306. #define CSL_SYSTEM_DMA_CAPS_2_SRC_POST_INCREMENT_ADRS_CPBLTY_MASK (0x00000002U)
  307. #define CSL_SYSTEM_DMA_CAPS_2_SRC_POST_INCREMENT_ADRS_CPBLTY_SHIFT (0x00000001U)
  308. #define CSL_SYSTEM_DMA_CAPS_2_SRC_POST_INCREMENT_ADRS_CPBLTY_RESETVAL (0x00000001U)
  309. #define CSL_SYSTEM_DMA_CAPS_2_SRC_POST_INCREMENT_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  310. #define CSL_SYSTEM_DMA_CAPS_2_SRC_POST_INCREMENT_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  311. #define CSL_SYSTEM_DMA_CAPS_2_SEPARATE_SRC_AND_DST_IDX_CPBLTY_MASK (0x00000100U)
  312. #define CSL_SYSTEM_DMA_CAPS_2_SEPARATE_SRC_AND_DST_IDX_CPBLTY_SHIFT (0x00000008U)
  313. #define CSL_SYSTEM_DMA_CAPS_2_SEPARATE_SRC_AND_DST_IDX_CPBLTY_RESETVAL (0x00000001U)
  314. #define CSL_SYSTEM_DMA_CAPS_2_SEPARATE_SRC_AND_DST_IDX_CPBLTY_SUPPORTED (0x00000001U)
  315. #define CSL_SYSTEM_DMA_CAPS_2_SEPARATE_SRC_AND_DST_IDX_CPBLTY_NOTSUPPORTED (0x00000000U)
  316. #define CSL_SYSTEM_DMA_CAPS_2_DST_SINGLE_IDX_ADRS_CPBLTY_MASK (0x00000040U)
  317. #define CSL_SYSTEM_DMA_CAPS_2_DST_SINGLE_IDX_ADRS_CPBLTY_SHIFT (0x00000006U)
  318. #define CSL_SYSTEM_DMA_CAPS_2_DST_SINGLE_IDX_ADRS_CPBLTY_RESETVAL (0x00000001U)
  319. #define CSL_SYSTEM_DMA_CAPS_2_DST_SINGLE_IDX_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  320. #define CSL_SYSTEM_DMA_CAPS_2_DST_SINGLE_IDX_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  321. #define CSL_SYSTEM_DMA_CAPS_2_DST_CONST_ADRS_CPBLTY_MASK (0x00000010U)
  322. #define CSL_SYSTEM_DMA_CAPS_2_DST_CONST_ADRS_CPBLTY_SHIFT (0x00000004U)
  323. #define CSL_SYSTEM_DMA_CAPS_2_DST_CONST_ADRS_CPBLTY_RESETVAL (0x00000001U)
  324. #define CSL_SYSTEM_DMA_CAPS_2_DST_CONST_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  325. #define CSL_SYSTEM_DMA_CAPS_2_DST_CONST_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  326. #define CSL_SYSTEM_DMA_CAPS_2_SRC_SINGLE_IDX_ADRS_CPBLTY_MASK (0x00000004U)
  327. #define CSL_SYSTEM_DMA_CAPS_2_SRC_SINGLE_IDX_ADRS_CPBLTY_SHIFT (0x00000002U)
  328. #define CSL_SYSTEM_DMA_CAPS_2_SRC_SINGLE_IDX_ADRS_CPBLTY_RESETVAL (0x00000001U)
  329. #define CSL_SYSTEM_DMA_CAPS_2_SRC_SINGLE_IDX_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  330. #define CSL_SYSTEM_DMA_CAPS_2_SRC_SINGLE_IDX_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  331. #define CSL_SYSTEM_DMA_CAPS_2_SRC_CONST_ADRS_CPBLTY_MASK (0x00000001U)
  332. #define CSL_SYSTEM_DMA_CAPS_2_SRC_CONST_ADRS_CPBLTY_SHIFT (0x00000000U)
  333. #define CSL_SYSTEM_DMA_CAPS_2_SRC_CONST_ADRS_CPBLTY_RESETVAL (0x00000001U)
  334. #define CSL_SYSTEM_DMA_CAPS_2_SRC_CONST_ADRS_CPBLTY_SUPPORTED (0x00000001U)
  335. #define CSL_SYSTEM_DMA_CAPS_2_SRC_CONST_ADRS_CPBLTY_NOTSUPPORTED (0x00000000U)
  336. #define CSL_SYSTEM_DMA_CAPS_2_RESETVAL (0x000001ffU)
  337. /* CAPS_3 */
  338. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_CHANINIG_CPBLTY_MASK (0x00000020U)
  339. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_CHANINIG_CPBLTY_SHIFT (0x00000005U)
  340. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_CHANINIG_CPBLTY_RESETVAL (0x00000001U)
  341. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_CHANINIG_CPBLTY_MAX (0x00000001U)
  342. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_INTERLEAVE_CPBLTY_MASK (0x00000010U)
  343. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_INTERLEAVE_CPBLTY_SHIFT (0x00000004U)
  344. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_INTERLEAVE_CPBLTY_RESETVAL (0x00000001U)
  345. #define CSL_SYSTEM_DMA_CAPS_3_CHANNEL_INTERLEAVE_CPBLTY_MAX (0x00000001U)
  346. #define CSL_SYSTEM_DMA_CAPS_3_FRM_SYNCHR_CPBLTY_MASK (0x00000002U)
  347. #define CSL_SYSTEM_DMA_CAPS_3_FRM_SYNCHR_CPBLTY_SHIFT (0x00000001U)
  348. #define CSL_SYSTEM_DMA_CAPS_3_FRM_SYNCHR_CPBLTY_RESETVAL (0x00000001U)
  349. #define CSL_SYSTEM_DMA_CAPS_3_FRM_SYNCHR_CPBLTY_MAX (0x00000001U)
  350. #define CSL_SYSTEM_DMA_CAPS_3_ELMNT_SYNCHR_CPBLTY_MASK (0x00000001U)
  351. #define CSL_SYSTEM_DMA_CAPS_3_ELMNT_SYNCHR_CPBLTY_SHIFT (0x00000000U)
  352. #define CSL_SYSTEM_DMA_CAPS_3_ELMNT_SYNCHR_CPBLTY_RESETVAL (0x00000001U)
  353. #define CSL_SYSTEM_DMA_CAPS_3_ELMNT_SYNCHR_CPBLTY_MAX (0x00000001U)
  354. #define CSL_SYSTEM_DMA_CAPS_3_PKT_SYNCHR_CPBLTY_MASK (0x00000040U)
  355. #define CSL_SYSTEM_DMA_CAPS_3_PKT_SYNCHR_CPBLTY_SHIFT (0x00000006U)
  356. #define CSL_SYSTEM_DMA_CAPS_3_PKT_SYNCHR_CPBLTY_RESETVAL (0x00000001U)
  357. #define CSL_SYSTEM_DMA_CAPS_3_PKT_SYNCHR_CPBLTY_SUPPORTED (0x00000001U)
  358. #define CSL_SYSTEM_DMA_CAPS_3_PKT_SYNCHR_CPBLTY_NOTSUPPORTED (0x00000000U)
  359. #define CSL_SYSTEM_DMA_CAPS_3_BLOCK_SYNCHR_CPBLTY_MASK (0x00000080U)
  360. #define CSL_SYSTEM_DMA_CAPS_3_BLOCK_SYNCHR_CPBLTY_SHIFT (0x00000007U)
  361. #define CSL_SYSTEM_DMA_CAPS_3_BLOCK_SYNCHR_CPBLTY_RESETVAL (0x00000001U)
  362. #define CSL_SYSTEM_DMA_CAPS_3_BLOCK_SYNCHR_CPBLTY_SUPPORTED (0x00000001U)
  363. #define CSL_SYSTEM_DMA_CAPS_3_BLOCK_SYNCHR_CPBLTY_NOTSUPPORTED (0x00000000U)
  364. #define CSL_SYSTEM_DMA_CAPS_3_RESETVAL (0x000000f3U)
  365. /* CAPS_4 */
  366. #define CSL_SYSTEM_DMA_CAPS_4_EOSB_INTR_CPBLTY_MASK (0x00004000U)
  367. #define CSL_SYSTEM_DMA_CAPS_4_EOSB_INTR_CPBLTY_SHIFT (0x0000000EU)
  368. #define CSL_SYSTEM_DMA_CAPS_4_EOSB_INTR_CPBLTY_RESETVAL (0x00000001U)
  369. #define CSL_SYSTEM_DMA_CAPS_4_EOSB_INTR_CPBLTY_MAX (0x00000001U)
  370. #define CSL_SYSTEM_DMA_CAPS_4_DOMAIN_ERR_INTR_CPBLTY_MASK (0x00002000U)
  371. #define CSL_SYSTEM_DMA_CAPS_4_DOMAIN_ERR_INTR_CPBLTY_SHIFT (0x0000000DU)
  372. #define CSL_SYSTEM_DMA_CAPS_4_DOMAIN_ERR_INTR_CPBLTY_RESETVAL (0x00000001U)
  373. #define CSL_SYSTEM_DMA_CAPS_4_DOMAIN_ERR_INTR_CPBLTY_MAX (0x00000001U)
  374. #define CSL_SYSTEM_DMA_CAPS_4_DRAIN_END_INTR_CPBLTY_MASK (0x00001000U)
  375. #define CSL_SYSTEM_DMA_CAPS_4_DRAIN_END_INTR_CPBLTY_SHIFT (0x0000000CU)
  376. #define CSL_SYSTEM_DMA_CAPS_4_DRAIN_END_INTR_CPBLTY_RESETVAL (0x00000001U)
  377. #define CSL_SYSTEM_DMA_CAPS_4_DRAIN_END_INTR_CPBLTY_MAX (0x00000001U)
  378. #define CSL_SYSTEM_DMA_CAPS_4_MISALIGNED_ADRS_ERR_INTR_CPBLTY_MASK (0x00000800U)
  379. #define CSL_SYSTEM_DMA_CAPS_4_MISALIGNED_ADRS_ERR_INTR_CPBLTY_SHIFT (0x0000000BU)
  380. #define CSL_SYSTEM_DMA_CAPS_4_MISALIGNED_ADRS_ERR_INTR_CPBLTY_RESETVAL (0x00000001U)
  381. #define CSL_SYSTEM_DMA_CAPS_4_MISALIGNED_ADRS_ERR_INTR_CPBLTY_MAX (0x00000001U)
  382. #define CSL_SYSTEM_DMA_CAPS_4_SUPERVISOR_ERR_INTR_CPBLTY_MASK (0x00000400U)
  383. #define CSL_SYSTEM_DMA_CAPS_4_SUPERVISOR_ERR_INTR_CPBLTY_SHIFT (0x0000000AU)
  384. #define CSL_SYSTEM_DMA_CAPS_4_SUPERVISOR_ERR_INTR_CPBLTY_RESETVAL (0x00000001U)
  385. #define CSL_SYSTEM_DMA_CAPS_4_SUPERVISOR_ERR_INTR_CPBLTY_MAX (0x00000001U)
  386. #define CSL_SYSTEM_DMA_CAPS_4_SECURE_ERR_INTR_CPBLTY_MASK (0x00000200U)
  387. #define CSL_SYSTEM_DMA_CAPS_4_SECURE_ERR_INTR_CPBLTY_SHIFT (0x00000009U)
  388. #define CSL_SYSTEM_DMA_CAPS_4_SECURE_ERR_INTR_CPBLTY_RESETVAL (0x00000001U)
  389. #define CSL_SYSTEM_DMA_CAPS_4_SECURE_ERR_INTR_CPBLTY_MAX (0x00000001U)
  390. #define CSL_SYSTEM_DMA_CAPS_4_TRANS_ERR_INTR_CPBLTY_MASK (0x00000100U)
  391. #define CSL_SYSTEM_DMA_CAPS_4_TRANS_ERR_INTR_CPBLTY_SHIFT (0x00000008U)
  392. #define CSL_SYSTEM_DMA_CAPS_4_TRANS_ERR_INTR_CPBLTY_RESETVAL (0x00000001U)
  393. #define CSL_SYSTEM_DMA_CAPS_4_TRANS_ERR_INTR_CPBLTY_MAX (0x00000001U)
  394. #define CSL_SYSTEM_DMA_CAPS_4_SYNC_STS_CPBLTY_MASK (0x00000040U)
  395. #define CSL_SYSTEM_DMA_CAPS_4_SYNC_STS_CPBLTY_SHIFT (0x00000006U)
  396. #define CSL_SYSTEM_DMA_CAPS_4_SYNC_STS_CPBLTY_RESETVAL (0x00000001U)
  397. #define CSL_SYSTEM_DMA_CAPS_4_SYNC_STS_CPBLTY_SUPPORTED (0x00000001U)
  398. #define CSL_SYSTEM_DMA_CAPS_4_SYNC_STS_CPBLTY_NOTSUPPORTED (0x00000000U)
  399. #define CSL_SYSTEM_DMA_CAPS_4_LAST_FRM_INTR_CPBLTY_MASK (0x00000010U)
  400. #define CSL_SYSTEM_DMA_CAPS_4_LAST_FRM_INTR_CPBLTY_SHIFT (0x00000004U)
  401. #define CSL_SYSTEM_DMA_CAPS_4_LAST_FRM_INTR_CPBLTY_RESETVAL (0x00000001U)
  402. #define CSL_SYSTEM_DMA_CAPS_4_LAST_FRM_INTR_CPBLTY_SUPPORTED (0x00000001U)
  403. #define CSL_SYSTEM_DMA_CAPS_4_LAST_FRM_INTR_CPBLTY_NOTSUPPORTED (0x00000000U)
  404. #define CSL_SYSTEM_DMA_CAPS_4_HALF_FRM_INTR_CPBLTY_MASK (0x00000004U)
  405. #define CSL_SYSTEM_DMA_CAPS_4_HALF_FRM_INTR_CPBLTY_SHIFT (0x00000002U)
  406. #define CSL_SYSTEM_DMA_CAPS_4_HALF_FRM_INTR_CPBLTY_RESETVAL (0x00000001U)
  407. #define CSL_SYSTEM_DMA_CAPS_4_HALF_FRM_INTR_CPBLTY_SUPPORTED (0x00000001U)
  408. #define CSL_SYSTEM_DMA_CAPS_4_HALF_FRM_INTR_CPBLTY_NOTSUPPORTED (0x00000000U)
  409. #define CSL_SYSTEM_DMA_CAPS_4_PKT_INTR_CPBLTY_MASK (0x00000080U)
  410. #define CSL_SYSTEM_DMA_CAPS_4_PKT_INTR_CPBLTY_SHIFT (0x00000007U)
  411. #define CSL_SYSTEM_DMA_CAPS_4_PKT_INTR_CPBLTY_RESETVAL (0x00000001U)
  412. #define CSL_SYSTEM_DMA_CAPS_4_PKT_INTR_CPBLTY_SUPPORTED (0x00000001U)
  413. #define CSL_SYSTEM_DMA_CAPS_4_PKT_INTR_CPBLTY_NOTSUPPORTED (0x00000000U)
  414. #define CSL_SYSTEM_DMA_CAPS_4_BLOCK_INTR_CPBLTY_MASK (0x00000020U)
  415. #define CSL_SYSTEM_DMA_CAPS_4_BLOCK_INTR_CPBLTY_SHIFT (0x00000005U)
  416. #define CSL_SYSTEM_DMA_CAPS_4_BLOCK_INTR_CPBLTY_RESETVAL (0x00000001U)
  417. #define CSL_SYSTEM_DMA_CAPS_4_BLOCK_INTR_CPBLTY_SUPPORTED (0x00000001U)
  418. #define CSL_SYSTEM_DMA_CAPS_4_BLOCK_INTR_CPBLTY_NOTSUPPORTED (0x00000000U)
  419. #define CSL_SYSTEM_DMA_CAPS_4_FRM_INTR_CPBLTY_MASK (0x00000008U)
  420. #define CSL_SYSTEM_DMA_CAPS_4_FRM_INTR_CPBLTY_SHIFT (0x00000003U)
  421. #define CSL_SYSTEM_DMA_CAPS_4_FRM_INTR_CPBLTY_RESETVAL (0x00000001U)
  422. #define CSL_SYSTEM_DMA_CAPS_4_FRM_INTR_CPBLTY_SUPPORTED (0x00000001U)
  423. #define CSL_SYSTEM_DMA_CAPS_4_FRM_INTR_CPBLTY_NOTSUPPORTED (0x00000000U)
  424. #define CSL_SYSTEM_DMA_CAPS_4_EVT_DROP_INTR_CPBLTY_MASK (0x00000002U)
  425. #define CSL_SYSTEM_DMA_CAPS_4_EVT_DROP_INTR_CPBLTY_SHIFT (0x00000001U)
  426. #define CSL_SYSTEM_DMA_CAPS_4_EVT_DROP_INTR_CPBLTY_RESETVAL (0x00000001U)
  427. #define CSL_SYSTEM_DMA_CAPS_4_EVT_DROP_INTR_CPBLTY_SUPPORTED (0x00000001U)
  428. #define CSL_SYSTEM_DMA_CAPS_4_EVT_DROP_INTR_CPBLTY_NOTSUPPORTED (0x00000000U)
  429. #define CSL_SYSTEM_DMA_CAPS_4_RESETVAL (0x00007ffeU)
  430. /* GCR */
  431. #define CSL_SYSTEM_DMA_GCR_CHANNEL_ID_GATE_MASK (0x01000000U)
  432. #define CSL_SYSTEM_DMA_GCR_CHANNEL_ID_GATE_SHIFT (0x00000018U)
  433. #define CSL_SYSTEM_DMA_GCR_CHANNEL_ID_GATE_RESETVAL (0x00000000U)
  434. #define CSL_SYSTEM_DMA_GCR_CHANNEL_ID_GATE_MAX (0x00000001U)
  435. #define CSL_SYSTEM_DMA_GCR_HI_LO_FIFO_BUDGET_MASK (0x0000C000U)
  436. #define CSL_SYSTEM_DMA_GCR_HI_LO_FIFO_BUDGET_SHIFT (0x0000000EU)
  437. #define CSL_SYSTEM_DMA_GCR_HI_LO_FIFO_BUDGET_RESETVAL (0x00000000U)
  438. #define CSL_SYSTEM_DMA_GCR_HI_LO_FIFO_BUDGET_MAX (0x00000003U)
  439. #define CSL_SYSTEM_DMA_GCR_MAX_CHANNEL_FIFO_DEPTH_MASK (0x000000FFU)
  440. #define CSL_SYSTEM_DMA_GCR_MAX_CHANNEL_FIFO_DEPTH_SHIFT (0x00000000U)
  441. #define CSL_SYSTEM_DMA_GCR_MAX_CHANNEL_FIFO_DEPTH_RESETVAL (0x00000010U)
  442. #define CSL_SYSTEM_DMA_GCR_MAX_CHANNEL_FIFO_DEPTH_MAX (0x000000ffU)
  443. #define CSL_SYSTEM_DMA_GCR_ARBITRATION_RATE_MASK (0x00FF0000U)
  444. #define CSL_SYSTEM_DMA_GCR_ARBITRATION_RATE_SHIFT (0x00000010U)
  445. #define CSL_SYSTEM_DMA_GCR_ARBITRATION_RATE_RESETVAL (0x00000001U)
  446. #define CSL_SYSTEM_DMA_GCR_ARBITRATION_RATE_MAX (0x000000ffU)
  447. #define CSL_SYSTEM_DMA_GCR_RESETVAL (0x00010010U)
  448. /* CCR_0_31 */
  449. #define CSL_SYSTEM_DMA_CCR_0_31_DOMAIN_MASK (0x38000000U)
  450. #define CSL_SYSTEM_DMA_CCR_0_31_DOMAIN_SHIFT (0x0000001BU)
  451. #define CSL_SYSTEM_DMA_CCR_0_31_DOMAIN_RESETVAL (0x00000000U)
  452. #define CSL_SYSTEM_DMA_CCR_0_31_DOMAIN_MAX (0x00000007U)
  453. #define CSL_SYSTEM_DMA_CCR_0_31_BUFFERING_DISABLE_MASK (0x02000000U)
  454. #define CSL_SYSTEM_DMA_CCR_0_31_BUFFERING_DISABLE_SHIFT (0x00000019U)
  455. #define CSL_SYSTEM_DMA_CCR_0_31_BUFFERING_DISABLE_RESETVAL (0x00000000U)
  456. #define CSL_SYSTEM_DMA_CCR_0_31_BUFFERING_DISABLE_BUFFERING_ENABLED (0x00000000U)
  457. #define CSL_SYSTEM_DMA_CCR_0_31_BUFFERING_DISABLE_BUFFERING_DISABLED (0x00000001U)
  458. #define CSL_SYSTEM_DMA_CCR_0_31_WRITE_PRIORITY_MASK (0x04000000U)
  459. #define CSL_SYSTEM_DMA_CCR_0_31_WRITE_PRIORITY_SHIFT (0x0000001AU)
  460. #define CSL_SYSTEM_DMA_CCR_0_31_WRITE_PRIORITY_RESETVAL (0x00000000U)
  461. #define CSL_SYSTEM_DMA_CCR_0_31_WRITE_PRIORITY_HIGH (0x00000001U)
  462. #define CSL_SYSTEM_DMA_CCR_0_31_WRITE_PRIORITY_LOW (0x00000000U)
  463. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_MASK (0x00003000U)
  464. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_SHIFT (0x0000000CU)
  465. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_RESETVAL (0x00000000U)
  466. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_CONSTANT (0x00000000U)
  467. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_POSTINCREMENTED (0x00000001U)
  468. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_SINGLEINDEX (0x00000002U)
  469. #define CSL_SYSTEM_DMA_CCR_0_31_SRC_AMODE_DOUBLEINDEX (0x00000003U)
  470. #define CSL_SYSTEM_DMA_CCR_0_31_PREFETCH_MASK (0x00800000U)
  471. #define CSL_SYSTEM_DMA_CCR_0_31_PREFETCH_SHIFT (0x00000017U)
  472. #define CSL_SYSTEM_DMA_CCR_0_31_PREFETCH_RESETVAL (0x00000000U)
  473. #define CSL_SYSTEM_DMA_CCR_0_31_PREFETCH_ENABLED (0x00000001U)
  474. #define CSL_SYSTEM_DMA_CCR_0_31_PREFETCH_DISABLED (0x00000000U)
  475. #define CSL_SYSTEM_DMA_CCR_0_31_SECURE_MASK (0x00200000U)
  476. #define CSL_SYSTEM_DMA_CCR_0_31_SECURE_SHIFT (0x00000015U)
  477. #define CSL_SYSTEM_DMA_CCR_0_31_SECURE_RESETVAL (0x00000000U)
  478. #define CSL_SYSTEM_DMA_CCR_0_31_SECURE_ENABLED (0x00000001U)
  479. #define CSL_SYSTEM_DMA_CCR_0_31_SECURE_DISABLED (0x00000000U)
  480. #define CSL_SYSTEM_DMA_CCR_0_31_BS_MASK (0x00040000U)
  481. #define CSL_SYSTEM_DMA_CCR_0_31_BS_SHIFT (0x00000012U)
  482. #define CSL_SYSTEM_DMA_CCR_0_31_BS_RESETVAL (0x00000000U)
  483. #define CSL_SYSTEM_DMA_CCR_0_31_BS_MAX (0x00000001U)
  484. #define CSL_SYSTEM_DMA_CCR_0_31_CONST_FILL_EN_MASK (0x00010000U)
  485. #define CSL_SYSTEM_DMA_CCR_0_31_CONST_FILL_EN_SHIFT (0x00000010U)
  486. #define CSL_SYSTEM_DMA_CCR_0_31_CONST_FILL_EN_RESETVAL (0x00000000U)
  487. #define CSL_SYSTEM_DMA_CCR_0_31_CONST_FILL_EN_ENABLED (0x00000001U)
  488. #define CSL_SYSTEM_DMA_CCR_0_31_CONST_FILL_EN_DISABLED (0x00000000U)
  489. #define CSL_SYSTEM_DMA_CCR_0_31_SEL_SRC_DST_SYNC_MASK (0x01000000U)
  490. #define CSL_SYSTEM_DMA_CCR_0_31_SEL_SRC_DST_SYNC_SHIFT (0x00000018U)
  491. #define CSL_SYSTEM_DMA_CCR_0_31_SEL_SRC_DST_SYNC_RESETVAL (0x00000000U)
  492. #define CSL_SYSTEM_DMA_CCR_0_31_SEL_SRC_DST_SYNC_SOURCE (0x00000001U)
  493. #define CSL_SYSTEM_DMA_CCR_0_31_SEL_SRC_DST_SYNC_DESTINATION (0x00000000U)
  494. #define CSL_SYSTEM_DMA_CCR_0_31_SUPERVISOR_MASK (0x00400000U)
  495. #define CSL_SYSTEM_DMA_CCR_0_31_SUPERVISOR_SHIFT (0x00000016U)
  496. #define CSL_SYSTEM_DMA_CCR_0_31_SUPERVISOR_RESETVAL (0x00000000U)
  497. #define CSL_SYSTEM_DMA_CCR_0_31_SUPERVISOR_ENABLED (0x00000001U)
  498. #define CSL_SYSTEM_DMA_CCR_0_31_SUPERVISOR_DISABLED (0x00000000U)
  499. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_UPPER_MASK (0x00180000U)
  500. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_UPPER_SHIFT (0x00000013U)
  501. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_UPPER_RESETVAL (0x00000000U)
  502. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_UPPER_MAX (0x00000003U)
  503. #define CSL_SYSTEM_DMA_CCR_0_31_FS_MASK (0x00000020U)
  504. #define CSL_SYSTEM_DMA_CCR_0_31_FS_SHIFT (0x00000005U)
  505. #define CSL_SYSTEM_DMA_CCR_0_31_FS_RESETVAL (0x00000000U)
  506. #define CSL_SYSTEM_DMA_CCR_0_31_FS_MAX (0x00000001U)
  507. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_MASK (0x0000001FU)
  508. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_SHIFT (0x00000000U)
  509. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_RESETVAL (0x00000000U)
  510. #define CSL_SYSTEM_DMA_CCR_0_31_SYNCHRO_CTRL_MAX (0x0000001fU)
  511. #define CSL_SYSTEM_DMA_CCR_0_31_WR_ACTIVE_MASK (0x00000400U)
  512. #define CSL_SYSTEM_DMA_CCR_0_31_WR_ACTIVE_SHIFT (0x0000000AU)
  513. #define CSL_SYSTEM_DMA_CCR_0_31_WR_ACTIVE_RESETVAL (0x00000000U)
  514. #define CSL_SYSTEM_DMA_CCR_0_31_WR_ACTIVE_ACTIVE (0x00000001U)
  515. #define CSL_SYSTEM_DMA_CCR_0_31_WR_ACTIVE_NOTACTIVE (0x00000000U)
  516. #define CSL_SYSTEM_DMA_CCR_0_31_SUSPEND_SENSITIVE_MASK (0x00000100U)
  517. #define CSL_SYSTEM_DMA_CCR_0_31_SUSPEND_SENSITIVE_SHIFT (0x00000008U)
  518. #define CSL_SYSTEM_DMA_CCR_0_31_SUSPEND_SENSITIVE_RESETVAL (0x00000000U)
  519. #define CSL_SYSTEM_DMA_CCR_0_31_SUSPEND_SENSITIVE_MUSTCOMPLETE (0x00000001U)
  520. #define CSL_SYSTEM_DMA_CCR_0_31_SUSPEND_SENSITIVE_IGNORED (0x00000000U)
  521. #define CSL_SYSTEM_DMA_CCR_0_31_READ_PRIORITY_MASK (0x00000040U)
  522. #define CSL_SYSTEM_DMA_CCR_0_31_READ_PRIORITY_SHIFT (0x00000006U)
  523. #define CSL_SYSTEM_DMA_CCR_0_31_READ_PRIORITY_RESETVAL (0x00000000U)
  524. #define CSL_SYSTEM_DMA_CCR_0_31_READ_PRIORITY_HIGH (0x00000001U)
  525. #define CSL_SYSTEM_DMA_CCR_0_31_READ_PRIORITY_LOW (0x00000000U)
  526. #define CSL_SYSTEM_DMA_CCR_0_31_RD_ACTIVE_MASK (0x00000200U)
  527. #define CSL_SYSTEM_DMA_CCR_0_31_RD_ACTIVE_SHIFT (0x00000009U)
  528. #define CSL_SYSTEM_DMA_CCR_0_31_RD_ACTIVE_RESETVAL (0x00000000U)
  529. #define CSL_SYSTEM_DMA_CCR_0_31_RD_ACTIVE_ACTIVE (0x00000001U)
  530. #define CSL_SYSTEM_DMA_CCR_0_31_RD_ACTIVE_NOTACTIVE (0x00000000U)
  531. #define CSL_SYSTEM_DMA_CCR_0_31_EN_MASK (0x00000080U)
  532. #define CSL_SYSTEM_DMA_CCR_0_31_EN_SHIFT (0x00000007U)
  533. #define CSL_SYSTEM_DMA_CCR_0_31_EN_RESETVAL (0x00000000U)
  534. #define CSL_SYSTEM_DMA_CCR_0_31_EN_ENABLED (0x00000001U)
  535. #define CSL_SYSTEM_DMA_CCR_0_31_EN_DISABLED (0x00000000U)
  536. #define CSL_SYSTEM_DMA_CCR_0_31_TRANSPARENT_COPY_EN_MASK (0x00020000U)
  537. #define CSL_SYSTEM_DMA_CCR_0_31_TRANSPARENT_COPY_EN_SHIFT (0x00000011U)
  538. #define CSL_SYSTEM_DMA_CCR_0_31_TRANSPARENT_COPY_EN_RESETVAL (0x00000000U)
  539. #define CSL_SYSTEM_DMA_CCR_0_31_TRANSPARENT_COPY_EN_ENABLED (0x00000001U)
  540. #define CSL_SYSTEM_DMA_CCR_0_31_TRANSPARENT_COPY_EN_DISABLED (0x00000000U)
  541. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_MASK (0x0000C000U)
  542. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_SHIFT (0x0000000EU)
  543. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_RESETVAL (0x00000000U)
  544. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_CONSTANT (0x00000000U)
  545. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_POSTINCREMENTED (0x00000001U)
  546. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_SINGLEINDEX (0x00000002U)
  547. #define CSL_SYSTEM_DMA_CCR_0_31_DST_AMODE_DOUBLEINDEX (0x00000003U)
  548. #define CSL_SYSTEM_DMA_CCR_0_31_RESETVAL (0x00000000U)
  549. /* CLNK_CTRL_0_31 */
  550. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_NEXTLCH_ID_MASK (0x0000001FU)
  551. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_NEXTLCH_ID_SHIFT (0x00000000U)
  552. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_NEXTLCH_ID_RESETVAL (0x00000000U)
  553. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_NEXTLCH_ID_MAX (0x0000001fU)
  554. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_EN_LNK_MASK (0x00008000U)
  555. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_EN_LNK_SHIFT (0x0000000FU)
  556. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_EN_LNK_RESETVAL (0x00000000U)
  557. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_EN_LNK_ENABLED (0x00000001U)
  558. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_EN_LNK_DISABLED (0x00000000U)
  559. #define CSL_SYSTEM_DMA_CLNK_CTRL_0_31_RESETVAL (0x00000000U)
  560. /* CICR_0_31 */
  561. #define CSL_SYSTEM_DMA_CICR_0_31_SUPER_BLOCK_IE_MASK (0x00004000U)
  562. #define CSL_SYSTEM_DMA_CICR_0_31_SUPER_BLOCK_IE_SHIFT (0x0000000EU)
  563. #define CSL_SYSTEM_DMA_CICR_0_31_SUPER_BLOCK_IE_RESETVAL (0x00000000U)
  564. #define CSL_SYSTEM_DMA_CICR_0_31_SUPER_BLOCK_IE_MAX (0x00000001U)
  565. #define CSL_SYSTEM_DMA_CICR_0_31_DOMAIN_ERR_IE_MASK (0x00002000U)
  566. #define CSL_SYSTEM_DMA_CICR_0_31_DOMAIN_ERR_IE_SHIFT (0x0000000DU)
  567. #define CSL_SYSTEM_DMA_CICR_0_31_DOMAIN_ERR_IE_RESETVAL (0x00000001U)
  568. #define CSL_SYSTEM_DMA_CICR_0_31_DOMAIN_ERR_IE_MAX (0x00000001U)
  569. #define CSL_SYSTEM_DMA_CICR_0_31_BLOCK_IE_MASK (0x00000020U)
  570. #define CSL_SYSTEM_DMA_CICR_0_31_BLOCK_IE_SHIFT (0x00000005U)
  571. #define CSL_SYSTEM_DMA_CICR_0_31_BLOCK_IE_RESETVAL (0x00000000U)
  572. #define CSL_SYSTEM_DMA_CICR_0_31_BLOCK_IE_ENABLED (0x00000001U)
  573. #define CSL_SYSTEM_DMA_CICR_0_31_BLOCK_IE_DISABLED (0x00000000U)
  574. #define CSL_SYSTEM_DMA_CICR_0_31_FRM_IE_MASK (0x00000008U)
  575. #define CSL_SYSTEM_DMA_CICR_0_31_FRM_IE_SHIFT (0x00000003U)
  576. #define CSL_SYSTEM_DMA_CICR_0_31_FRM_IE_RESETVAL (0x00000000U)
  577. #define CSL_SYSTEM_DMA_CICR_0_31_FRM_IE_ENABLED (0x00000001U)
  578. #define CSL_SYSTEM_DMA_CICR_0_31_FRM_IE_DISABLED (0x00000000U)
  579. #define CSL_SYSTEM_DMA_CICR_0_31_DROP_IE_MASK (0x00000002U)
  580. #define CSL_SYSTEM_DMA_CICR_0_31_DROP_IE_SHIFT (0x00000001U)
  581. #define CSL_SYSTEM_DMA_CICR_0_31_DROP_IE_RESETVAL (0x00000000U)
  582. #define CSL_SYSTEM_DMA_CICR_0_31_DROP_IE_ENABLED (0x00000001U)
  583. #define CSL_SYSTEM_DMA_CICR_0_31_DROP_IE_DISABLED (0x00000000U)
  584. #define CSL_SYSTEM_DMA_CICR_0_31_SUPERVISOR_ERR_IE_MASK (0x00000400U)
  585. #define CSL_SYSTEM_DMA_CICR_0_31_SUPERVISOR_ERR_IE_SHIFT (0x0000000AU)
  586. #define CSL_SYSTEM_DMA_CICR_0_31_SUPERVISOR_ERR_IE_RESETVAL (0x00000001U)
  587. #define CSL_SYSTEM_DMA_CICR_0_31_SUPERVISOR_ERR_IE_ENABLED (0x00000001U)
  588. #define CSL_SYSTEM_DMA_CICR_0_31_SUPERVISOR_ERR_IE_DISABLED (0x00000000U)
  589. #define CSL_SYSTEM_DMA_CICR_0_31_TRANS_ERR_IE_MASK (0x00000100U)
  590. #define CSL_SYSTEM_DMA_CICR_0_31_TRANS_ERR_IE_SHIFT (0x00000008U)
  591. #define CSL_SYSTEM_DMA_CICR_0_31_TRANS_ERR_IE_RESETVAL (0x00000000U)
  592. #define CSL_SYSTEM_DMA_CICR_0_31_TRANS_ERR_IE_ENABLED (0x00000001U)
  593. #define CSL_SYSTEM_DMA_CICR_0_31_TRANS_ERR_IE_DISABLED (0x00000000U)
  594. #define CSL_SYSTEM_DMA_CICR_0_31_LAST_IE_MASK (0x00000010U)
  595. #define CSL_SYSTEM_DMA_CICR_0_31_LAST_IE_SHIFT (0x00000004U)
  596. #define CSL_SYSTEM_DMA_CICR_0_31_LAST_IE_RESETVAL (0x00000000U)
  597. #define CSL_SYSTEM_DMA_CICR_0_31_LAST_IE_ENABLED (0x00000001U)
  598. #define CSL_SYSTEM_DMA_CICR_0_31_LAST_IE_DISABLED (0x00000000U)
  599. #define CSL_SYSTEM_DMA_CICR_0_31_MISALIGNED_ERR_IE_MASK (0x00000800U)
  600. #define CSL_SYSTEM_DMA_CICR_0_31_MISALIGNED_ERR_IE_SHIFT (0x0000000BU)
  601. #define CSL_SYSTEM_DMA_CICR_0_31_MISALIGNED_ERR_IE_RESETVAL (0x00000000U)
  602. #define CSL_SYSTEM_DMA_CICR_0_31_MISALIGNED_ERR_IE_ENABLED (0x00000001U)
  603. #define CSL_SYSTEM_DMA_CICR_0_31_MISALIGNED_ERR_IE_DISABLED (0x00000000U)
  604. #define CSL_SYSTEM_DMA_CICR_0_31_SECURE_ERR_IE_MASK (0x00000200U)
  605. #define CSL_SYSTEM_DMA_CICR_0_31_SECURE_ERR_IE_SHIFT (0x00000009U)
  606. #define CSL_SYSTEM_DMA_CICR_0_31_SECURE_ERR_IE_RESETVAL (0x00000001U)
  607. #define CSL_SYSTEM_DMA_CICR_0_31_SECURE_ERR_IE_ENABLED (0x00000001U)
  608. #define CSL_SYSTEM_DMA_CICR_0_31_SECURE_ERR_IE_DISABLED (0x00000000U)
  609. #define CSL_SYSTEM_DMA_CICR_0_31_PKT_IE_MASK (0x00000080U)
  610. #define CSL_SYSTEM_DMA_CICR_0_31_PKT_IE_SHIFT (0x00000007U)
  611. #define CSL_SYSTEM_DMA_CICR_0_31_PKT_IE_RESETVAL (0x00000000U)
  612. #define CSL_SYSTEM_DMA_CICR_0_31_PKT_IE_ENABLED (0x00000001U)
  613. #define CSL_SYSTEM_DMA_CICR_0_31_PKT_IE_DISABLED (0x00000000U)
  614. #define CSL_SYSTEM_DMA_CICR_0_31_DRAIN_IE_MASK (0x00001000U)
  615. #define CSL_SYSTEM_DMA_CICR_0_31_DRAIN_IE_SHIFT (0x0000000CU)
  616. #define CSL_SYSTEM_DMA_CICR_0_31_DRAIN_IE_RESETVAL (0x00000000U)
  617. #define CSL_SYSTEM_DMA_CICR_0_31_DRAIN_IE_MAX (0x00000001U)
  618. #define CSL_SYSTEM_DMA_CICR_0_31_HALF_IE_MASK (0x00000004U)
  619. #define CSL_SYSTEM_DMA_CICR_0_31_HALF_IE_SHIFT (0x00000002U)
  620. #define CSL_SYSTEM_DMA_CICR_0_31_HALF_IE_RESETVAL (0x00000000U)
  621. #define CSL_SYSTEM_DMA_CICR_0_31_HALF_IE_ENABLED (0x00000001U)
  622. #define CSL_SYSTEM_DMA_CICR_0_31_HALF_IE_DISABLED (0x00000000U)
  623. #define CSL_SYSTEM_DMA_CICR_0_31_RESETVAL (0x00002600U)
  624. /* CSR_0_31 */
  625. #define CSL_SYSTEM_DMA_CSR_0_31_SUPER_BLOCK_MASK (0x00004000U)
  626. #define CSL_SYSTEM_DMA_CSR_0_31_SUPER_BLOCK_SHIFT (0x0000000EU)
  627. #define CSL_SYSTEM_DMA_CSR_0_31_SUPER_BLOCK_RESETVAL (0x00000000U)
  628. #define CSL_SYSTEM_DMA_CSR_0_31_SUPER_BLOCK_MAX (0x00000001U)
  629. #define CSL_SYSTEM_DMA_CSR_0_31_DOMAIN_ERR_MASK (0x00002000U)
  630. #define CSL_SYSTEM_DMA_CSR_0_31_DOMAIN_ERR_SHIFT (0x0000000DU)
  631. #define CSL_SYSTEM_DMA_CSR_0_31_DOMAIN_ERR_RESETVAL (0x00000000U)
  632. #define CSL_SYSTEM_DMA_CSR_0_31_DOMAIN_ERR_MAX (0x00000001U)
  633. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_MASK (0x00000008U)
  634. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_SHIFT (0x00000003U)
  635. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_RESETVAL (0x00000000U)
  636. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_READ0X1 (0x00000001U)
  637. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_READ0X0 (0x00000000U)
  638. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_WRITE0X0 (0x00000000U)
  639. #define CSL_SYSTEM_DMA_CSR_0_31_FRM_WRITE0X1 (0x00000001U)
  640. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_MASK (0x00000100U)
  641. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_SHIFT (0x00000008U)
  642. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_RESETVAL (0x00000000U)
  643. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_READ0X1 (0x00000001U)
  644. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_READ0X0 (0x00000000U)
  645. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_WRITE0X0 (0x00000000U)
  646. #define CSL_SYSTEM_DMA_CSR_0_31_TRANS_ERR_WRITE0X1 (0x00000001U)
  647. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_MASK (0x00000010U)
  648. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_SHIFT (0x00000004U)
  649. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_RESETVAL (0x00000000U)
  650. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_READ0X1 (0x00000001U)
  651. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_READ0X0 (0x00000000U)
  652. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_WRITE0X0 (0x00000000U)
  653. #define CSL_SYSTEM_DMA_CSR_0_31_LAST_WRITE0X1 (0x00000001U)
  654. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_MASK (0x00000080U)
  655. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_SHIFT (0x00000007U)
  656. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_RESETVAL (0x00000000U)
  657. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_READ0X1 (0x00000001U)
  658. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_READ0X0 (0x00000000U)
  659. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_WRITE0X0 (0x00000000U)
  660. #define CSL_SYSTEM_DMA_CSR_0_31_PKT_WRITE0X1 (0x00000001U)
  661. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_MASK (0x00000400U)
  662. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_SHIFT (0x0000000AU)
  663. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_RESETVAL (0x00000000U)
  664. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_READ0X1 (0x00000001U)
  665. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_READ0X0 (0x00000000U)
  666. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_WRITE0X0 (0x00000000U)
  667. #define CSL_SYSTEM_DMA_CSR_0_31_SUPERVISOR_ERR_WRITE0X1 (0x00000001U)
  668. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_MASK (0x00000040U)
  669. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_SHIFT (0x00000006U)
  670. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_RESETVAL (0x00000000U)
  671. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_READ0X1 (0x00000001U)
  672. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_READ0X0 (0x00000000U)
  673. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_WRITE0X0 (0x00000000U)
  674. #define CSL_SYSTEM_DMA_CSR_0_31_SYNC_WRITE0X1 (0x00000001U)
  675. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_MASK (0x00000200U)
  676. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_SHIFT (0x00000009U)
  677. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_RESETVAL (0x00000000U)
  678. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_READ0X1 (0x00000001U)
  679. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_READ0X0 (0x00000000U)
  680. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_WRITE0X0 (0x00000000U)
  681. #define CSL_SYSTEM_DMA_CSR_0_31_SECURE_ERR_WRITE0X1 (0x00000001U)
  682. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_MASK (0x00000800U)
  683. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_SHIFT (0x0000000BU)
  684. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_RESETVAL (0x00000000U)
  685. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_READ0X1 (0x00000001U)
  686. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_READ0X0 (0x00000000U)
  687. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_WRITE0X0 (0x00000000U)
  688. #define CSL_SYSTEM_DMA_CSR_0_31_MISALIGNED_ADRS_ERR_WRITE0X1 (0x00000001U)
  689. #define CSL_SYSTEM_DMA_CSR_0_31_DRAIN_END_MASK (0x00001000U)
  690. #define CSL_SYSTEM_DMA_CSR_0_31_DRAIN_END_SHIFT (0x0000000CU)
  691. #define CSL_SYSTEM_DMA_CSR_0_31_DRAIN_END_RESETVAL (0x00000000U)
  692. #define CSL_SYSTEM_DMA_CSR_0_31_DRAIN_END_MAX (0x00000001U)
  693. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_MASK (0x00000004U)
  694. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_SHIFT (0x00000002U)
  695. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_RESETVAL (0x00000000U)
  696. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_READ0X1 (0x00000001U)
  697. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_READ0X0 (0x00000000U)
  698. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_WRITE0X0 (0x00000000U)
  699. #define CSL_SYSTEM_DMA_CSR_0_31_HALF_WRITE0X1 (0x00000001U)
  700. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_MASK (0x00000020U)
  701. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_SHIFT (0x00000005U)
  702. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_RESETVAL (0x00000000U)
  703. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_READ0X1 (0x00000001U)
  704. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_READ0X0 (0x00000000U)
  705. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_WRITE0X0 (0x00000000U)
  706. #define CSL_SYSTEM_DMA_CSR_0_31_BLOCK_WRITE0X1 (0x00000001U)
  707. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_MASK (0x00000002U)
  708. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_SHIFT (0x00000001U)
  709. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_RESETVAL (0x00000000U)
  710. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_READ0X1 (0x00000001U)
  711. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_READ0X0 (0x00000000U)
  712. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_WRITE0X0 (0x00000000U)
  713. #define CSL_SYSTEM_DMA_CSR_0_31_DROP_WRITE0X1 (0x00000001U)
  714. #define CSL_SYSTEM_DMA_CSR_0_31_RESETVAL (0x00000000U)
  715. /* CSDP_0_31 */
  716. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_MASK (0x00200000U)
  717. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_SHIFT (0x00000015U)
  718. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_RESETVAL (0x00000000U)
  719. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_LITTLE (0x00000000U)
  720. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_BIG (0x00000001U)
  721. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE_MASK (0x00000003U)
  722. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE_SHIFT (0x00000000U)
  723. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE_RESETVAL (0x00000000U)
  724. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE__8B (0x00000000U)
  725. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE__16B (0x00000001U)
  726. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE__32B (0x00000002U)
  727. #define CSL_SYSTEM_DMA_CSDP_0_31_DATA_TYPE_UNDEFINED (0x00000003U)
  728. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_PACKED_MASK (0x00000040U)
  729. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_PACKED_SHIFT (0x00000006U)
  730. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_PACKED_RESETVAL (0x00000000U)
  731. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_PACKED_PACKED (0x00000001U)
  732. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_PACKED_NONPACKED (0x00000000U)
  733. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_PACKED_MASK (0x00002000U)
  734. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_PACKED_SHIFT (0x0000000DU)
  735. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_PACKED_RESETVAL (0x00000000U)
  736. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_PACKED_PACKED (0x00000001U)
  737. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_PACKED_NONPACKED (0x00000000U)
  738. #define CSL_SYSTEM_DMA_CSDP_0_31_RD_ADD_TRSLT_MASK (0x0000003CU)
  739. #define CSL_SYSTEM_DMA_CSDP_0_31_RD_ADD_TRSLT_SHIFT (0x00000002U)
  740. #define CSL_SYSTEM_DMA_CSDP_0_31_RD_ADD_TRSLT_RESETVAL (0x00000000U)
  741. #define CSL_SYSTEM_DMA_CSDP_0_31_RD_ADD_TRSLT_MAX (0x0000000fU)
  742. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN_MASK (0x00000180U)
  743. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN_SHIFT (0x00000007U)
  744. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN_RESETVAL (0x00000000U)
  745. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN_SINGLE (0x00000000U)
  746. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN__16B (0x00000001U)
  747. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN__32B (0x00000002U)
  748. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_BURST_EN__64B (0x00000003U)
  749. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_MASK (0x00080000U)
  750. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_SHIFT (0x00000013U)
  751. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_RESETVAL (0x00000000U)
  752. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_LITTLE (0x00000000U)
  753. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_BIG (0x00000001U)
  754. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_MASK (0x00030000U)
  755. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_SHIFT (0x00000010U)
  756. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_RESETVAL (0x00000000U)
  757. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_WRNP (0x00000000U)
  758. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_POSTED (0x00000001U)
  759. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_MAPPED (0x00000002U)
  760. #define CSL_SYSTEM_DMA_CSDP_0_31_WRITE_MODE_UNDEFINED (0x00000003U)
  761. #define CSL_SYSTEM_DMA_CSDP_0_31_WR_ADD_TRSLT_MASK (0x00001E00U)
  762. #define CSL_SYSTEM_DMA_CSDP_0_31_WR_ADD_TRSLT_SHIFT (0x00000009U)
  763. #define CSL_SYSTEM_DMA_CSDP_0_31_WR_ADD_TRSLT_RESETVAL (0x00000000U)
  764. #define CSL_SYSTEM_DMA_CSDP_0_31_WR_ADD_TRSLT_MAX (0x0000000fU)
  765. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN_MASK (0x0000C000U)
  766. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN_SHIFT (0x0000000EU)
  767. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN_RESETVAL (0x00000000U)
  768. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN_SINGLE (0x00000000U)
  769. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN__16B (0x00000001U)
  770. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN__32B (0x00000002U)
  771. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_BURST_EN__64B (0x00000003U)
  772. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_LOCK_MASK (0x00100000U)
  773. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_LOCK_SHIFT (0x00000014U)
  774. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_LOCK_RESETVAL (0x00000000U)
  775. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_LOCK_ADAPTED (0x00000000U)
  776. #define CSL_SYSTEM_DMA_CSDP_0_31_SRC_ENDIAN_LOCK_LOCKED (0x00000001U)
  777. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_LOCK_MASK (0x00040000U)
  778. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_LOCK_SHIFT (0x00000012U)
  779. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_LOCK_RESETVAL (0x00000000U)
  780. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_LOCK_ADAPTED (0x00000000U)
  781. #define CSL_SYSTEM_DMA_CSDP_0_31_DST_ENDIAN_LOCK_LOCKED (0x00000001U)
  782. #define CSL_SYSTEM_DMA_CSDP_0_31_RESETVAL (0x00000000U)
  783. /* CEN_0_31 */
  784. #define CSL_SYSTEM_DMA_CEN_0_31_CHANNEL_ELMNT_NBR_MASK (0x00FFFFFFU)
  785. #define CSL_SYSTEM_DMA_CEN_0_31_CHANNEL_ELMNT_NBR_SHIFT (0x00000000U)
  786. #define CSL_SYSTEM_DMA_CEN_0_31_CHANNEL_ELMNT_NBR_RESETVAL (0x00000000U)
  787. #define CSL_SYSTEM_DMA_CEN_0_31_CHANNEL_ELMNT_NBR_MAX (0x00ffffffU)
  788. #define CSL_SYSTEM_DMA_CEN_0_31_RESETVAL (0x00000000U)
  789. /* CFN_0_31 */
  790. #define CSL_SYSTEM_DMA_CFN_0_31_CHANNEL_FRM_NBR_MASK (0x0000FFFFU)
  791. #define CSL_SYSTEM_DMA_CFN_0_31_CHANNEL_FRM_NBR_SHIFT (0x00000000U)
  792. #define CSL_SYSTEM_DMA_CFN_0_31_CHANNEL_FRM_NBR_RESETVAL (0x00000000U)
  793. #define CSL_SYSTEM_DMA_CFN_0_31_CHANNEL_FRM_NBR_MAX (0x0000ffffU)
  794. #define CSL_SYSTEM_DMA_CFN_0_31_RESETVAL (0x00000000U)
  795. /* CSSA_0_31 */
  796. #define CSL_SYSTEM_DMA_CSSA_0_31_SRC_START_ADRS_MASK (0xFFFFFFFFU)
  797. #define CSL_SYSTEM_DMA_CSSA_0_31_SRC_START_ADRS_SHIFT (0x00000000U)
  798. #define CSL_SYSTEM_DMA_CSSA_0_31_SRC_START_ADRS_RESETVAL (0x00000000U)
  799. #define CSL_SYSTEM_DMA_CSSA_0_31_SRC_START_ADRS_MAX (0xffffffffU)
  800. #define CSL_SYSTEM_DMA_CSSA_0_31_RESETVAL (0x00000000U)
  801. /* CDSA_0_31 */
  802. #define CSL_SYSTEM_DMA_CDSA_0_31_DST_START_ADRS_MASK (0xFFFFFFFFU)
  803. #define CSL_SYSTEM_DMA_CDSA_0_31_DST_START_ADRS_SHIFT (0x00000000U)
  804. #define CSL_SYSTEM_DMA_CDSA_0_31_DST_START_ADRS_RESETVAL (0x00000000U)
  805. #define CSL_SYSTEM_DMA_CDSA_0_31_DST_START_ADRS_MAX (0xffffffffU)
  806. #define CSL_SYSTEM_DMA_CDSA_0_31_RESETVAL (0x00000000U)
  807. /* CSEI_0_31 */
  808. #define CSL_SYSTEM_DMA_CSEI_0_31_CHANNEL_SRC_ELMNT_IDX_MASK (0x0000FFFFU)
  809. #define CSL_SYSTEM_DMA_CSEI_0_31_CHANNEL_SRC_ELMNT_IDX_SHIFT (0x00000000U)
  810. #define CSL_SYSTEM_DMA_CSEI_0_31_CHANNEL_SRC_ELMNT_IDX_RESETVAL (0x00000000U)
  811. #define CSL_SYSTEM_DMA_CSEI_0_31_CHANNEL_SRC_ELMNT_IDX_MAX (0x0000ffffU)
  812. #define CSL_SYSTEM_DMA_CSEI_0_31_RESETVAL (0x00000000U)
  813. /* CSFI_0_31 */
  814. #define CSL_SYSTEM_DMA_CSFI_0_31_CH_SRC_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_MASK (0xFFFFFFFFU)
  815. #define CSL_SYSTEM_DMA_CSFI_0_31_CH_SRC_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_SHIFT (0x00000000U)
  816. #define CSL_SYSTEM_DMA_CSFI_0_31_CH_SRC_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_RESETVAL (0x00000000U)
  817. #define CSL_SYSTEM_DMA_CSFI_0_31_CH_SRC_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_MAX (0xffffffffU)
  818. #define CSL_SYSTEM_DMA_CSFI_0_31_RESETVAL (0x00000000U)
  819. /* CDEI_0_31 */
  820. #define CSL_SYSTEM_DMA_CDEI_0_31_CHANNEL_DST_ELMNT_IDX_MASK (0x0000FFFFU)
  821. #define CSL_SYSTEM_DMA_CDEI_0_31_CHANNEL_DST_ELMNT_IDX_SHIFT (0x00000000U)
  822. #define CSL_SYSTEM_DMA_CDEI_0_31_CHANNEL_DST_ELMNT_IDX_RESETVAL (0x00000000U)
  823. #define CSL_SYSTEM_DMA_CDEI_0_31_CHANNEL_DST_ELMNT_IDX_MAX (0x0000ffffU)
  824. #define CSL_SYSTEM_DMA_CDEI_0_31_RESETVAL (0x00000000U)
  825. /* CDFI_0_31 */
  826. #define CSL_SYSTEM_DMA_CDFI_0_31_CH_DST_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_MASK (0xFFFFFFFFU)
  827. #define CSL_SYSTEM_DMA_CDFI_0_31_CH_DST_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_SHIFT (0x00000000U)
  828. #define CSL_SYSTEM_DMA_CDFI_0_31_CH_DST_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_RESETVAL (0x00000000U)
  829. #define CSL_SYSTEM_DMA_CDFI_0_31_CH_DST_FRM_IDX_OR_16BIT_PKT_ELNT_NBR_MAX (0xffffffffU)
  830. #define CSL_SYSTEM_DMA_CDFI_0_31_RESETVAL (0x00000000U)
  831. /* CSAC_0_31 */
  832. #define CSL_SYSTEM_DMA_CSAC_0_31_SRC_ELMNT_ADRS_MASK (0xFFFFFFFFU)
  833. #define CSL_SYSTEM_DMA_CSAC_0_31_SRC_ELMNT_ADRS_SHIFT (0x00000000U)
  834. #define CSL_SYSTEM_DMA_CSAC_0_31_SRC_ELMNT_ADRS_RESETVAL (0x00000000U)
  835. #define CSL_SYSTEM_DMA_CSAC_0_31_SRC_ELMNT_ADRS_MAX (0xffffffffU)
  836. #define CSL_SYSTEM_DMA_CSAC_0_31_RESETVAL (0x00000000U)
  837. /* CDAC_0_31 */
  838. #define CSL_SYSTEM_DMA_CDAC_0_31_DST_ELMNT_ADRS_MASK (0xFFFFFFFFU)
  839. #define CSL_SYSTEM_DMA_CDAC_0_31_DST_ELMNT_ADRS_SHIFT (0x00000000U)
  840. #define CSL_SYSTEM_DMA_CDAC_0_31_DST_ELMNT_ADRS_RESETVAL (0x00000000U)
  841. #define CSL_SYSTEM_DMA_CDAC_0_31_DST_ELMNT_ADRS_MAX (0xffffffffU)
  842. #define CSL_SYSTEM_DMA_CDAC_0_31_RESETVAL (0x00000000U)
  843. /* CCEN_0_31 */
  844. #define CSL_SYSTEM_DMA_CCEN_0_31_CURRENT_ELMNT_NBR_MASK (0x00FFFFFFU)
  845. #define CSL_SYSTEM_DMA_CCEN_0_31_CURRENT_ELMNT_NBR_SHIFT (0x00000000U)
  846. #define CSL_SYSTEM_DMA_CCEN_0_31_CURRENT_ELMNT_NBR_RESETVAL (0x00000000U)
  847. #define CSL_SYSTEM_DMA_CCEN_0_31_CURRENT_ELMNT_NBR_MAX (0x00ffffffU)
  848. #define CSL_SYSTEM_DMA_CCEN_0_31_RESETVAL (0x00000000U)
  849. /* CCFN_0_31 */
  850. #define CSL_SYSTEM_DMA_CCFN_0_31_CURRENT_FRM_NBR_MASK (0x0000FFFFU)
  851. #define CSL_SYSTEM_DMA_CCFN_0_31_CURRENT_FRM_NBR_SHIFT (0x00000000U)
  852. #define CSL_SYSTEM_DMA_CCFN_0_31_CURRENT_FRM_NBR_RESETVAL (0x00000000U)
  853. #define CSL_SYSTEM_DMA_CCFN_0_31_CURRENT_FRM_NBR_MAX (0x0000ffffU)
  854. #define CSL_SYSTEM_DMA_CCFN_0_31_RESETVAL (0x00000000U)
  855. /* COLOR_0_31 */
  856. #define CSL_SYSTEM_DMA_COLOR_0_31_CH_BLT_FRGRND_COLOR_OR_SOLID_PTRN_MASK (0x00FFFFFFU)
  857. #define CSL_SYSTEM_DMA_COLOR_0_31_CH_BLT_FRGRND_COLOR_OR_SOLID_PTRN_SHIFT (0x00000000U)
  858. #define CSL_SYSTEM_DMA_COLOR_0_31_CH_BLT_FRGRND_COLOR_OR_SOLID_PTRN_RESETVAL (0x00000000U)
  859. #define CSL_SYSTEM_DMA_COLOR_0_31_CH_BLT_FRGRND_COLOR_OR_SOLID_PTRN_MAX (0x00ffffffU)
  860. #define CSL_SYSTEM_DMA_COLOR_0_31_RESETVAL (0x00000000U)
  861. /* CDP_0_31 */
  862. #define CSL_SYSTEM_DMA_CDP_0_31_SLAVE2FREE_MASK (0x00010000U)
  863. #define CSL_SYSTEM_DMA_CDP_0_31_SLAVE2FREE_SHIFT (0x00000010U)
  864. #define CSL_SYSTEM_DMA_CDP_0_31_SLAVE2FREE_RESETVAL (0x00000000U)
  865. #define CSL_SYSTEM_DMA_CDP_0_31_SLAVE2FREE_MAX (0x00000001U)
  866. #define CSL_SYSTEM_DMA_CDP_0_31_DES_ENDIAN_MASK (0x00008000U)
  867. #define CSL_SYSTEM_DMA_CDP_0_31_DES_ENDIAN_SHIFT (0x0000000FU)
  868. #define CSL_SYSTEM_DMA_CDP_0_31_DES_ENDIAN_RESETVAL (0x00000000U)
  869. #define CSL_SYSTEM_DMA_CDP_0_31_DES_ENDIAN_MAX (0x00000001U)
  870. #define CSL_SYSTEM_DMA_CDP_0_31_ALGO_MASK (0x00006000U)
  871. #define CSL_SYSTEM_DMA_CDP_0_31_ALGO_SHIFT (0x0000000DU)
  872. #define CSL_SYSTEM_DMA_CDP_0_31_ALGO_RESETVAL (0x00000000U)
  873. #define CSL_SYSTEM_DMA_CDP_0_31_ALGO_MAX (0x00000003U)
  874. #define CSL_SYSTEM_DMA_CDP_0_31_WI_MASK (0x00001000U)
  875. #define CSL_SYSTEM_DMA_CDP_0_31_WI_SHIFT (0x0000000CU)
  876. #define CSL_SYSTEM_DMA_CDP_0_31_WI_RESETVAL (0x00000000U)
  877. #define CSL_SYSTEM_DMA_CDP_0_31_WI_MAX (0x00000001U)
  878. #define CSL_SYSTEM_DMA_CDP_0_31_OV_MASK (0x00000800U)
  879. #define CSL_SYSTEM_DMA_CDP_0_31_OV_SHIFT (0x0000000BU)
  880. #define CSL_SYSTEM_DMA_CDP_0_31_OV_RESETVAL (0x00000000U)
  881. #define CSL_SYSTEM_DMA_CDP_0_31_OV_MAX (0x00000001U)
  882. #define CSL_SYSTEM_DMA_CDP_0_31_FAST_MASK (0x00000400U)
  883. #define CSL_SYSTEM_DMA_CDP_0_31_FAST_SHIFT (0x0000000AU)
  884. #define CSL_SYSTEM_DMA_CDP_0_31_FAST_RESETVAL (0x00000000U)
  885. #define CSL_SYSTEM_DMA_CDP_0_31_FAST_MAX (0x00000001U)
  886. #define CSL_SYSTEM_DMA_CDP_0_31_TRANSFER_MODE_MASK (0x00000300U)
  887. #define CSL_SYSTEM_DMA_CDP_0_31_TRANSFER_MODE_SHIFT (0x00000008U)
  888. #define CSL_SYSTEM_DMA_CDP_0_31_TRANSFER_MODE_RESETVAL (0x00000000U)
  889. #define CSL_SYSTEM_DMA_CDP_0_31_TRANSFER_MODE_MAX (0x00000003U)
  890. #define CSL_SYSTEM_DMA_CDP_0_31_PAUSE_LINK_LIST_MASK (0x00000080U)
  891. #define CSL_SYSTEM_DMA_CDP_0_31_PAUSE_LINK_LIST_SHIFT (0x00000007U)
  892. #define CSL_SYSTEM_DMA_CDP_0_31_PAUSE_LINK_LIST_RESETVAL (0x00000000U)
  893. #define CSL_SYSTEM_DMA_CDP_0_31_PAUSE_LINK_LIST_MAX (0x00000001U)
  894. #define CSL_SYSTEM_DMA_CDP_0_31_NEXT_DESCRIPTOR_TYPE_MASK (0x00000070U)
  895. #define CSL_SYSTEM_DMA_CDP_0_31_NEXT_DESCRIPTOR_TYPE_SHIFT (0x00000004U)
  896. #define CSL_SYSTEM_DMA_CDP_0_31_NEXT_DESCRIPTOR_TYPE_RESETVAL (0x00000000U)
  897. #define CSL_SYSTEM_DMA_CDP_0_31_NEXT_DESCRIPTOR_TYPE_MAX (0x00000007U)
  898. #define CSL_SYSTEM_DMA_CDP_0_31_SOURCE_VALID_MASK (0x0000000CU)
  899. #define CSL_SYSTEM_DMA_CDP_0_31_SOURCE_VALID_SHIFT (0x00000002U)
  900. #define CSL_SYSTEM_DMA_CDP_0_31_SOURCE_VALID_RESETVAL (0x00000000U)
  901. #define CSL_SYSTEM_DMA_CDP_0_31_SOURCE_VALID_MAX (0x00000003U)
  902. #define CSL_SYSTEM_DMA_CDP_0_31_DEST_VALID_MASK (0x00000003U)
  903. #define CSL_SYSTEM_DMA_CDP_0_31_DEST_VALID_SHIFT (0x00000000U)
  904. #define CSL_SYSTEM_DMA_CDP_0_31_DEST_VALID_RESETVAL (0x00000000U)
  905. #define CSL_SYSTEM_DMA_CDP_0_31_DEST_VALID_MAX (0x00000003U)
  906. #define CSL_SYSTEM_DMA_CDP_0_31_RESETVAL (0x00000000U)
  907. /* CNDP_0_31 */
  908. #define CSL_SYSTEM_DMA_CNDP_0_31_NEXT_DESCRIPTOR_POINTER_MASK (0xFFFFFFFCU)
  909. #define CSL_SYSTEM_DMA_CNDP_0_31_NEXT_DESCRIPTOR_POINTER_SHIFT (0x00000002U)
  910. #define CSL_SYSTEM_DMA_CNDP_0_31_NEXT_DESCRIPTOR_POINTER_RESETVAL (0x00000000U)
  911. #define CSL_SYSTEM_DMA_CNDP_0_31_NEXT_DESCRIPTOR_POINTER_MAX (0x3fffffffU)
  912. #define CSL_SYSTEM_DMA_CNDP_0_31_RESETVAL (0x00000000U)
  913. /* CCDN_0_31 */
  914. #define CSL_SYSTEM_DMA_CCDN_0_31_NEXT_DESCRIPTOR_POINTER_MASK (0x0000FFFFU)
  915. #define CSL_SYSTEM_DMA_CCDN_0_31_NEXT_DESCRIPTOR_POINTER_SHIFT (0x00000000U)
  916. #define CSL_SYSTEM_DMA_CCDN_0_31_NEXT_DESCRIPTOR_POINTER_RESETVAL (0x00000000U)
  917. #define CSL_SYSTEM_DMA_CCDN_0_31_NEXT_DESCRIPTOR_POINTER_MAX (0x0000ffffU)
  918. #define CSL_SYSTEM_DMA_CCDN_0_31_RESETVAL (0x00000000U)
  919. #ifdef __cplusplus
  920. }
  921. #endif
  922. #endif