i915_drm.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /**
  33. * DOC: uevents generated by i915 on it's device node
  34. *
  35. * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
  36. * event from the gpu l3 cache. Additional information supplied is ROW,
  37. * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
  38. * track of these events and if a specific cache-line seems to have a
  39. * persistent error remap it with the l3 remapping tool supplied in
  40. * intel-gpu-tools. The value supplied with the event is always 1.
  41. *
  42. * I915_ERROR_UEVENT - Generated upon error detection, currently only via
  43. * hangcheck. The error detection event is a good indicator of when things
  44. * began to go badly. The value supplied with the event is a 1 upon error
  45. * detection, and a 0 upon reset completion, signifying no more error
  46. * exists. NOTE: Disabling hangcheck or reset via module parameter will
  47. * cause the related events to not be seen.
  48. *
  49. * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
  50. * the GPU. The value supplied with the event is always 1. NOTE: Disable
  51. * reset via module parameter will cause this event to not be seen.
  52. */
  53. #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
  54. #define I915_ERROR_UEVENT "ERROR"
  55. #define I915_RESET_UEVENT "RESET"
  56. /* Each region is a minimum of 16k, and there are at most 255 of them.
  57. */
  58. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  59. * of chars for next/prev indices */
  60. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  61. typedef struct _drm_i915_init {
  62. enum {
  63. I915_INIT_DMA = 0x01,
  64. I915_CLEANUP_DMA = 0x02,
  65. I915_RESUME_DMA = 0x03
  66. } func;
  67. unsigned int mmio_offset;
  68. int sarea_priv_offset;
  69. unsigned int ring_start;
  70. unsigned int ring_end;
  71. unsigned int ring_size;
  72. unsigned int front_offset;
  73. unsigned int back_offset;
  74. unsigned int depth_offset;
  75. unsigned int w;
  76. unsigned int h;
  77. unsigned int pitch;
  78. unsigned int pitch_bits;
  79. unsigned int back_pitch;
  80. unsigned int depth_pitch;
  81. unsigned int cpp;
  82. unsigned int chipset;
  83. } drm_i915_init_t;
  84. typedef struct _drm_i915_sarea {
  85. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  86. int last_upload; /* last time texture was uploaded */
  87. int last_enqueue; /* last time a buffer was enqueued */
  88. int last_dispatch; /* age of the most recently dispatched buffer */
  89. int ctxOwner; /* last context to upload state */
  90. int texAge;
  91. int pf_enabled; /* is pageflipping allowed? */
  92. int pf_active;
  93. int pf_current_page; /* which buffer is being displayed? */
  94. int perf_boxes; /* performance boxes to be displayed */
  95. int width, height; /* screen size in pixels */
  96. drm_handle_t front_handle;
  97. int front_offset;
  98. int front_size;
  99. drm_handle_t back_handle;
  100. int back_offset;
  101. int back_size;
  102. drm_handle_t depth_handle;
  103. int depth_offset;
  104. int depth_size;
  105. drm_handle_t tex_handle;
  106. int tex_offset;
  107. int tex_size;
  108. int log_tex_granularity;
  109. int pitch;
  110. int rotation; /* 0, 90, 180 or 270 */
  111. int rotated_offset;
  112. int rotated_size;
  113. int rotated_pitch;
  114. int virtualX, virtualY;
  115. unsigned int front_tiled;
  116. unsigned int back_tiled;
  117. unsigned int depth_tiled;
  118. unsigned int rotated_tiled;
  119. unsigned int rotated2_tiled;
  120. int pipeA_x;
  121. int pipeA_y;
  122. int pipeA_w;
  123. int pipeA_h;
  124. int pipeB_x;
  125. int pipeB_y;
  126. int pipeB_w;
  127. int pipeB_h;
  128. /* fill out some space for old userspace triple buffer */
  129. drm_handle_t unused_handle;
  130. __u32 unused1, unused2, unused3;
  131. /* buffer object handles for static buffers. May change
  132. * over the lifetime of the client.
  133. */
  134. __u32 front_bo_handle;
  135. __u32 back_bo_handle;
  136. __u32 unused_bo_handle;
  137. __u32 depth_bo_handle;
  138. } drm_i915_sarea_t;
  139. /* due to userspace building against these headers we need some compat here */
  140. #define planeA_x pipeA_x
  141. #define planeA_y pipeA_y
  142. #define planeA_w pipeA_w
  143. #define planeA_h pipeA_h
  144. #define planeB_x pipeB_x
  145. #define planeB_y pipeB_y
  146. #define planeB_w pipeB_w
  147. #define planeB_h pipeB_h
  148. /* Flags for perf_boxes
  149. */
  150. #define I915_BOX_RING_EMPTY 0x1
  151. #define I915_BOX_FLIP 0x2
  152. #define I915_BOX_WAIT 0x4
  153. #define I915_BOX_TEXTURE_LOAD 0x8
  154. #define I915_BOX_LOST_CONTEXT 0x10
  155. /*
  156. * i915 specific ioctls.
  157. *
  158. * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
  159. * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
  160. * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
  161. */
  162. #define DRM_I915_INIT 0x00
  163. #define DRM_I915_FLUSH 0x01
  164. #define DRM_I915_FLIP 0x02
  165. #define DRM_I915_BATCHBUFFER 0x03
  166. #define DRM_I915_IRQ_EMIT 0x04
  167. #define DRM_I915_IRQ_WAIT 0x05
  168. #define DRM_I915_GETPARAM 0x06
  169. #define DRM_I915_SETPARAM 0x07
  170. #define DRM_I915_ALLOC 0x08
  171. #define DRM_I915_FREE 0x09
  172. #define DRM_I915_INIT_HEAP 0x0a
  173. #define DRM_I915_CMDBUFFER 0x0b
  174. #define DRM_I915_DESTROY_HEAP 0x0c
  175. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  176. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  177. #define DRM_I915_VBLANK_SWAP 0x0f
  178. #define DRM_I915_HWS_ADDR 0x11
  179. #define DRM_I915_GEM_INIT 0x13
  180. #define DRM_I915_GEM_EXECBUFFER 0x14
  181. #define DRM_I915_GEM_PIN 0x15
  182. #define DRM_I915_GEM_UNPIN 0x16
  183. #define DRM_I915_GEM_BUSY 0x17
  184. #define DRM_I915_GEM_THROTTLE 0x18
  185. #define DRM_I915_GEM_ENTERVT 0x19
  186. #define DRM_I915_GEM_LEAVEVT 0x1a
  187. #define DRM_I915_GEM_CREATE 0x1b
  188. #define DRM_I915_GEM_PREAD 0x1c
  189. #define DRM_I915_GEM_PWRITE 0x1d
  190. #define DRM_I915_GEM_MMAP 0x1e
  191. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  192. #define DRM_I915_GEM_SW_FINISH 0x20
  193. #define DRM_I915_GEM_SET_TILING 0x21
  194. #define DRM_I915_GEM_GET_TILING 0x22
  195. #define DRM_I915_GEM_GET_APERTURE 0x23
  196. #define DRM_I915_GEM_MMAP_GTT 0x24
  197. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  198. #define DRM_I915_GEM_MADVISE 0x26
  199. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  200. #define DRM_I915_OVERLAY_ATTRS 0x28
  201. #define DRM_I915_GEM_EXECBUFFER2 0x29
  202. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  203. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  204. #define DRM_I915_GEM_WAIT 0x2c
  205. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  206. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  207. #define DRM_I915_GEM_SET_CACHING 0x2f
  208. #define DRM_I915_GEM_GET_CACHING 0x30
  209. #define DRM_I915_REG_READ 0x31
  210. #define DRM_I915_GET_RESET_STATS 0x32
  211. #define DRM_I915_GEM_USERPTR 0x33
  212. #define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
  213. #define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
  214. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  215. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  216. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  217. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  218. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  219. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  220. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  221. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  222. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  223. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  224. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  225. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  226. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  227. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  228. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  229. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  230. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  231. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  232. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  233. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  234. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  235. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  236. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  237. #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
  238. #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
  239. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  240. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  241. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  242. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  243. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  244. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  245. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  246. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  247. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  248. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  249. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  250. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  251. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  252. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  253. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  254. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  255. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  256. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  257. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  258. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  259. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  260. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  261. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  262. #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
  263. #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
  264. #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
  265. #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
  266. /* Allow drivers to submit batchbuffers directly to hardware, relying
  267. * on the security mechanisms provided by hardware.
  268. */
  269. typedef struct drm_i915_batchbuffer {
  270. int start; /* agp offset */
  271. int used; /* nr bytes in use */
  272. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  273. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  274. int num_cliprects; /* mulitpass with multiple cliprects? */
  275. struct drm_clip_rect *cliprects; /* pointer to userspace cliprects */
  276. } drm_i915_batchbuffer_t;
  277. /* As above, but pass a pointer to userspace buffer which can be
  278. * validated by the kernel prior to sending to hardware.
  279. */
  280. typedef struct _drm_i915_cmdbuffer {
  281. char *buf; /* pointer to userspace command buffer */
  282. int sz; /* nr bytes in buf */
  283. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  284. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  285. int num_cliprects; /* mulitpass with multiple cliprects? */
  286. struct drm_clip_rect *cliprects; /* pointer to userspace cliprects */
  287. } drm_i915_cmdbuffer_t;
  288. /* Userspace can request & wait on irq's:
  289. */
  290. typedef struct drm_i915_irq_emit {
  291. int *irq_seq;
  292. } drm_i915_irq_emit_t;
  293. typedef struct drm_i915_irq_wait {
  294. int irq_seq;
  295. } drm_i915_irq_wait_t;
  296. /* Ioctl to query kernel params:
  297. */
  298. #define I915_PARAM_IRQ_ACTIVE 1
  299. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  300. #define I915_PARAM_LAST_DISPATCH 3
  301. #define I915_PARAM_CHIPSET_ID 4
  302. #define I915_PARAM_HAS_GEM 5
  303. #define I915_PARAM_NUM_FENCES_AVAIL 6
  304. #define I915_PARAM_HAS_OVERLAY 7
  305. #define I915_PARAM_HAS_PAGEFLIPPING 8
  306. #define I915_PARAM_HAS_EXECBUF2 9
  307. #define I915_PARAM_HAS_BSD 10
  308. #define I915_PARAM_HAS_BLT 11
  309. #define I915_PARAM_HAS_RELAXED_FENCING 12
  310. #define I915_PARAM_HAS_COHERENT_RINGS 13
  311. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  312. #define I915_PARAM_HAS_RELAXED_DELTA 15
  313. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  314. #define I915_PARAM_HAS_LLC 17
  315. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  316. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  317. #define I915_PARAM_HAS_SEMAPHORES 20
  318. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
  319. #define I915_PARAM_HAS_VEBOX 22
  320. #define I915_PARAM_HAS_SECURE_BATCHES 23
  321. #define I915_PARAM_HAS_PINNED_BATCHES 24
  322. #define I915_PARAM_HAS_EXEC_NO_RELOC 25
  323. #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
  324. #define I915_PARAM_HAS_WT 27
  325. #define I915_PARAM_CMD_PARSER_VERSION 28
  326. #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
  327. #define I915_PARAM_MMAP_VERSION 30
  328. #define I915_PARAM_HAS_BSD2 31
  329. #define I915_PARAM_REVISION 32
  330. #define I915_PARAM_SUBSLICE_TOTAL 33
  331. #define I915_PARAM_EU_TOTAL 34
  332. #define I915_PARAM_HAS_GPU_RESET 35
  333. #define I915_PARAM_HAS_RESOURCE_STREAMER 36
  334. #define I915_PARAM_HAS_EXEC_SOFTPIN 37
  335. typedef struct drm_i915_getparam {
  336. __s32 param;
  337. /*
  338. * WARNING: Using pointers instead of fixed-size u64 means we need to write
  339. * compat32 code. Don't repeat this mistake.
  340. */
  341. int *value;
  342. } drm_i915_getparam_t;
  343. /* Ioctl to set kernel params:
  344. */
  345. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  346. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  347. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  348. #define I915_SETPARAM_NUM_USED_FENCES 4
  349. typedef struct drm_i915_setparam {
  350. int param;
  351. int value;
  352. } drm_i915_setparam_t;
  353. /* A memory manager for regions of shared memory:
  354. */
  355. #define I915_MEM_REGION_AGP 1
  356. typedef struct drm_i915_mem_alloc {
  357. int region;
  358. int alignment;
  359. int size;
  360. int *region_offset; /* offset from start of fb or agp */
  361. } drm_i915_mem_alloc_t;
  362. typedef struct drm_i915_mem_free {
  363. int region;
  364. int region_offset;
  365. } drm_i915_mem_free_t;
  366. typedef struct drm_i915_mem_init_heap {
  367. int region;
  368. int size;
  369. int start;
  370. } drm_i915_mem_init_heap_t;
  371. /* Allow memory manager to be torn down and re-initialized (eg on
  372. * rotate):
  373. */
  374. typedef struct drm_i915_mem_destroy_heap {
  375. int region;
  376. } drm_i915_mem_destroy_heap_t;
  377. /* Allow X server to configure which pipes to monitor for vblank signals
  378. */
  379. #define DRM_I915_VBLANK_PIPE_A 1
  380. #define DRM_I915_VBLANK_PIPE_B 2
  381. typedef struct drm_i915_vblank_pipe {
  382. int pipe;
  383. } drm_i915_vblank_pipe_t;
  384. /* Schedule buffer swap at given vertical blank:
  385. */
  386. typedef struct drm_i915_vblank_swap {
  387. drm_drawable_t drawable;
  388. enum drm_vblank_seq_type seqtype;
  389. unsigned int sequence;
  390. } drm_i915_vblank_swap_t;
  391. typedef struct drm_i915_hws_addr {
  392. __u64 addr;
  393. } drm_i915_hws_addr_t;
  394. struct drm_i915_gem_init {
  395. /**
  396. * Beginning offset in the GTT to be managed by the DRM memory
  397. * manager.
  398. */
  399. __u64 gtt_start;
  400. /**
  401. * Ending offset in the GTT to be managed by the DRM memory
  402. * manager.
  403. */
  404. __u64 gtt_end;
  405. };
  406. struct drm_i915_gem_create {
  407. /**
  408. * Requested size for the object.
  409. *
  410. * The (page-aligned) allocated size for the object will be returned.
  411. */
  412. __u64 size;
  413. /**
  414. * Returned handle for the object.
  415. *
  416. * Object handles are nonzero.
  417. */
  418. __u32 handle;
  419. __u32 pad;
  420. };
  421. struct drm_i915_gem_pread {
  422. /** Handle for the object being read. */
  423. __u32 handle;
  424. __u32 pad;
  425. /** Offset into the object to read from */
  426. __u64 offset;
  427. /** Length of data to read */
  428. __u64 size;
  429. /**
  430. * Pointer to write the data into.
  431. *
  432. * This is a fixed-size type for 32/64 compatibility.
  433. */
  434. __u64 data_ptr;
  435. };
  436. struct drm_i915_gem_pwrite {
  437. /** Handle for the object being written to. */
  438. __u32 handle;
  439. __u32 pad;
  440. /** Offset into the object to write to */
  441. __u64 offset;
  442. /** Length of data to write */
  443. __u64 size;
  444. /**
  445. * Pointer to read the data from.
  446. *
  447. * This is a fixed-size type for 32/64 compatibility.
  448. */
  449. __u64 data_ptr;
  450. };
  451. struct drm_i915_gem_mmap {
  452. /** Handle for the object being mapped. */
  453. __u32 handle;
  454. __u32 pad;
  455. /** Offset in the object to map. */
  456. __u64 offset;
  457. /**
  458. * Length of data to map.
  459. *
  460. * The value will be page-aligned.
  461. */
  462. __u64 size;
  463. /**
  464. * Returned pointer the data was mapped at.
  465. *
  466. * This is a fixed-size type for 32/64 compatibility.
  467. */
  468. __u64 addr_ptr;
  469. /**
  470. * Flags for extended behaviour.
  471. *
  472. * Added in version 2.
  473. */
  474. __u64 flags;
  475. #define I915_MMAP_WC 0x1
  476. };
  477. struct drm_i915_gem_mmap_gtt {
  478. /** Handle for the object being mapped. */
  479. __u32 handle;
  480. __u32 pad;
  481. /**
  482. * Fake offset to use for subsequent mmap call
  483. *
  484. * This is a fixed-size type for 32/64 compatibility.
  485. */
  486. __u64 offset;
  487. };
  488. struct drm_i915_gem_set_domain {
  489. /** Handle for the object */
  490. __u32 handle;
  491. /** New read domains */
  492. __u32 read_domains;
  493. /** New write domain */
  494. __u32 write_domain;
  495. };
  496. struct drm_i915_gem_sw_finish {
  497. /** Handle for the object */
  498. __u32 handle;
  499. };
  500. struct drm_i915_gem_relocation_entry {
  501. /**
  502. * Handle of the buffer being pointed to by this relocation entry.
  503. *
  504. * It's appealing to make this be an index into the mm_validate_entry
  505. * list to refer to the buffer, but this allows the driver to create
  506. * a relocation list for state buffers and not re-write it per
  507. * exec using the buffer.
  508. */
  509. __u32 target_handle;
  510. /**
  511. * Value to be added to the offset of the target buffer to make up
  512. * the relocation entry.
  513. */
  514. __u32 delta;
  515. /** Offset in the buffer the relocation entry will be written into */
  516. __u64 offset;
  517. /**
  518. * Offset value of the target buffer that the relocation entry was last
  519. * written as.
  520. *
  521. * If the buffer has the same offset as last time, we can skip syncing
  522. * and writing the relocation. This value is written back out by
  523. * the execbuffer ioctl when the relocation is written.
  524. */
  525. __u64 presumed_offset;
  526. /**
  527. * Target memory domains read by this operation.
  528. */
  529. __u32 read_domains;
  530. /**
  531. * Target memory domains written by this operation.
  532. *
  533. * Note that only one domain may be written by the whole
  534. * execbuffer operation, so that where there are conflicts,
  535. * the application will get -EINVAL back.
  536. */
  537. __u32 write_domain;
  538. };
  539. /** @{
  540. * Intel memory domains
  541. *
  542. * Most of these just align with the various caches in
  543. * the system and are used to flush and invalidate as
  544. * objects end up cached in different domains.
  545. */
  546. /** CPU cache */
  547. #define I915_GEM_DOMAIN_CPU 0x00000001
  548. /** Render cache, used by 2D and 3D drawing */
  549. #define I915_GEM_DOMAIN_RENDER 0x00000002
  550. /** Sampler cache, used by texture engine */
  551. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  552. /** Command queue, used to load batch buffers */
  553. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  554. /** Instruction cache, used by shader programs */
  555. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  556. /** Vertex address cache */
  557. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  558. /** GTT domain - aperture and scanout */
  559. #define I915_GEM_DOMAIN_GTT 0x00000040
  560. /** @} */
  561. struct drm_i915_gem_exec_object {
  562. /**
  563. * User's handle for a buffer to be bound into the GTT for this
  564. * operation.
  565. */
  566. __u32 handle;
  567. /** Number of relocations to be performed on this buffer */
  568. __u32 relocation_count;
  569. /**
  570. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  571. * the relocations to be performed in this buffer.
  572. */
  573. __u64 relocs_ptr;
  574. /** Required alignment in graphics aperture */
  575. __u64 alignment;
  576. /**
  577. * Returned value of the updated offset of the object, for future
  578. * presumed_offset writes.
  579. */
  580. __u64 offset;
  581. };
  582. struct drm_i915_gem_execbuffer {
  583. /**
  584. * List of buffers to be validated with their relocations to be
  585. * performend on them.
  586. *
  587. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  588. *
  589. * These buffers must be listed in an order such that all relocations
  590. * a buffer is performing refer to buffers that have already appeared
  591. * in the validate list.
  592. */
  593. __u64 buffers_ptr;
  594. __u32 buffer_count;
  595. /** Offset in the batchbuffer to start execution from. */
  596. __u32 batch_start_offset;
  597. /** Bytes used in batchbuffer from batch_start_offset */
  598. __u32 batch_len;
  599. __u32 DR1;
  600. __u32 DR4;
  601. __u32 num_cliprects;
  602. /** This is a struct drm_clip_rect *cliprects */
  603. __u64 cliprects_ptr;
  604. };
  605. struct drm_i915_gem_exec_object2 {
  606. /**
  607. * User's handle for a buffer to be bound into the GTT for this
  608. * operation.
  609. */
  610. __u32 handle;
  611. /** Number of relocations to be performed on this buffer */
  612. __u32 relocation_count;
  613. /**
  614. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  615. * the relocations to be performed in this buffer.
  616. */
  617. __u64 relocs_ptr;
  618. /** Required alignment in graphics aperture */
  619. __u64 alignment;
  620. /**
  621. * When the EXEC_OBJECT_PINNED flag is specified this is populated by
  622. * the user with the GTT offset at which this object will be pinned.
  623. * When the I915_EXEC_NO_RELOC flag is specified this must contain the
  624. * presumed_offset of the object.
  625. * During execbuffer2 the kernel populates it with the value of the
  626. * current GTT offset of the object, for future presumed_offset writes.
  627. */
  628. __u64 offset;
  629. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  630. #define EXEC_OBJECT_NEEDS_GTT (1<<1)
  631. #define EXEC_OBJECT_WRITE (1<<2)
  632. #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
  633. #define EXEC_OBJECT_PINNED (1<<4)
  634. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_PINNED<<1)
  635. __u64 flags;
  636. __u64 rsvd1;
  637. __u64 rsvd2;
  638. };
  639. struct drm_i915_gem_execbuffer2 {
  640. /**
  641. * List of gem_exec_object2 structs
  642. */
  643. __u64 buffers_ptr;
  644. __u32 buffer_count;
  645. /** Offset in the batchbuffer to start execution from. */
  646. __u32 batch_start_offset;
  647. /** Bytes used in batchbuffer from batch_start_offset */
  648. __u32 batch_len;
  649. __u32 DR1;
  650. __u32 DR4;
  651. __u32 num_cliprects;
  652. /** This is a struct drm_clip_rect *cliprects */
  653. __u64 cliprects_ptr;
  654. #define I915_EXEC_RING_MASK (7<<0)
  655. #define I915_EXEC_DEFAULT (0<<0)
  656. #define I915_EXEC_RENDER (1<<0)
  657. #define I915_EXEC_BSD (2<<0)
  658. #define I915_EXEC_BLT (3<<0)
  659. #define I915_EXEC_VEBOX (4<<0)
  660. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  661. * Gen6+ only supports relative addressing to dynamic state (default) and
  662. * absolute addressing.
  663. *
  664. * These flags are ignored for the BSD and BLT rings.
  665. */
  666. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  667. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  668. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  669. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  670. __u64 flags;
  671. __u64 rsvd1; /* now used for context info */
  672. __u64 rsvd2;
  673. };
  674. /** Resets the SO write offset registers for transform feedback on gen7. */
  675. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  676. /** Request a privileged ("secure") batch buffer. Note only available for
  677. * DRM_ROOT_ONLY | DRM_MASTER processes.
  678. */
  679. #define I915_EXEC_SECURE (1<<9)
  680. /** Inform the kernel that the batch is and will always be pinned. This
  681. * negates the requirement for a workaround to be performed to avoid
  682. * an incoherent CS (such as can be found on 830/845). If this flag is
  683. * not passed, the kernel will endeavour to make sure the batch is
  684. * coherent with the CS before execution. If this flag is passed,
  685. * userspace assumes the responsibility for ensuring the same.
  686. */
  687. #define I915_EXEC_IS_PINNED (1<<10)
  688. /** Provide a hint to the kernel that the command stream and auxiliary
  689. * state buffers already holds the correct presumed addresses and so the
  690. * relocation process may be skipped if no buffers need to be moved in
  691. * preparation for the execbuffer.
  692. */
  693. #define I915_EXEC_NO_RELOC (1<<11)
  694. /** Use the reloc.handle as an index into the exec object array rather
  695. * than as the per-file handle.
  696. */
  697. #define I915_EXEC_HANDLE_LUT (1<<12)
  698. /** Used for switching BSD rings on the platforms with two BSD rings */
  699. #define I915_EXEC_BSD_SHIFT (13)
  700. #define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
  701. /* default ping-pong mode */
  702. #define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
  703. #define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
  704. #define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
  705. /** Tell the kernel that the batchbuffer is processed by
  706. * the resource streamer.
  707. */
  708. #define I915_EXEC_RESOURCE_STREAMER (1<<15)
  709. #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_RESOURCE_STREAMER<<1)
  710. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  711. #define i915_execbuffer2_set_context_id(eb2, context) \
  712. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  713. #define i915_execbuffer2_get_context_id(eb2) \
  714. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  715. struct drm_i915_gem_pin {
  716. /** Handle of the buffer to be pinned. */
  717. __u32 handle;
  718. __u32 pad;
  719. /** alignment required within the aperture */
  720. __u64 alignment;
  721. /** Returned GTT offset of the buffer. */
  722. __u64 offset;
  723. };
  724. struct drm_i915_gem_unpin {
  725. /** Handle of the buffer to be unpinned. */
  726. __u32 handle;
  727. __u32 pad;
  728. };
  729. struct drm_i915_gem_busy {
  730. /** Handle of the buffer to check for busy */
  731. __u32 handle;
  732. /** Return busy status
  733. *
  734. * A return of 0 implies that the object is idle (after
  735. * having flushed any pending activity), and a non-zero return that
  736. * the object is still in-flight on the GPU. (The GPU has not yet
  737. * signaled completion for all pending requests that reference the
  738. * object.)
  739. *
  740. * The returned dword is split into two fields to indicate both
  741. * the engines on which the object is being read, and the
  742. * engine on which it is currently being written (if any).
  743. *
  744. * The low word (bits 0:15) indicate if the object is being written
  745. * to by any engine (there can only be one, as the GEM implicit
  746. * synchronisation rules force writes to be serialised). Only the
  747. * engine for the last write is reported.
  748. *
  749. * The high word (bits 16:31) are a bitmask of which engines are
  750. * currently reading from the object. Multiple engines may be
  751. * reading from the object simultaneously.
  752. *
  753. * The value of each engine is the same as specified in the
  754. * EXECBUFFER2 ioctl, i.e. I915_EXEC_RENDER, I915_EXEC_BSD etc.
  755. * Note I915_EXEC_DEFAULT is a symbolic value and is mapped to
  756. * the I915_EXEC_RENDER engine for execution, and so it is never
  757. * reported as active itself. Some hardware may have parallel
  758. * execution engines, e.g. multiple media engines, which are
  759. * mapped to the same identifier in the EXECBUFFER2 ioctl and
  760. * so are not separately reported for busyness.
  761. */
  762. __u32 busy;
  763. };
  764. /**
  765. * I915_CACHING_NONE
  766. *
  767. * GPU access is not coherent with cpu caches. Default for machines without an
  768. * LLC.
  769. */
  770. #define I915_CACHING_NONE 0
  771. /**
  772. * I915_CACHING_CACHED
  773. *
  774. * GPU access is coherent with cpu caches and furthermore the data is cached in
  775. * last-level caches shared between cpu cores and the gpu GT. Default on
  776. * machines with HAS_LLC.
  777. */
  778. #define I915_CACHING_CACHED 1
  779. /**
  780. * I915_CACHING_DISPLAY
  781. *
  782. * Special GPU caching mode which is coherent with the scanout engines.
  783. * Transparently falls back to I915_CACHING_NONE on platforms where no special
  784. * cache mode (like write-through or gfdt flushing) is available. The kernel
  785. * automatically sets this mode when using a buffer as a scanout target.
  786. * Userspace can manually set this mode to avoid a costly stall and clflush in
  787. * the hotpath of drawing the first frame.
  788. */
  789. #define I915_CACHING_DISPLAY 2
  790. struct drm_i915_gem_caching {
  791. /**
  792. * Handle of the buffer to set/get the caching level of. */
  793. __u32 handle;
  794. /**
  795. * Cacheing level to apply or return value
  796. *
  797. * bits0-15 are for generic caching control (i.e. the above defined
  798. * values). bits16-31 are reserved for platform-specific variations
  799. * (e.g. l3$ caching on gen7). */
  800. __u32 caching;
  801. };
  802. #define I915_TILING_NONE 0
  803. #define I915_TILING_X 1
  804. #define I915_TILING_Y 2
  805. #define I915_BIT_6_SWIZZLE_NONE 0
  806. #define I915_BIT_6_SWIZZLE_9 1
  807. #define I915_BIT_6_SWIZZLE_9_10 2
  808. #define I915_BIT_6_SWIZZLE_9_11 3
  809. #define I915_BIT_6_SWIZZLE_9_10_11 4
  810. /* Not seen by userland */
  811. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  812. /* Seen by userland. */
  813. #define I915_BIT_6_SWIZZLE_9_17 6
  814. #define I915_BIT_6_SWIZZLE_9_10_17 7
  815. struct drm_i915_gem_set_tiling {
  816. /** Handle of the buffer to have its tiling state updated */
  817. __u32 handle;
  818. /**
  819. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  820. * I915_TILING_Y).
  821. *
  822. * This value is to be set on request, and will be updated by the
  823. * kernel on successful return with the actual chosen tiling layout.
  824. *
  825. * The tiling mode may be demoted to I915_TILING_NONE when the system
  826. * has bit 6 swizzling that can't be managed correctly by GEM.
  827. *
  828. * Buffer contents become undefined when changing tiling_mode.
  829. */
  830. __u32 tiling_mode;
  831. /**
  832. * Stride in bytes for the object when in I915_TILING_X or
  833. * I915_TILING_Y.
  834. */
  835. __u32 stride;
  836. /**
  837. * Returned address bit 6 swizzling required for CPU access through
  838. * mmap mapping.
  839. */
  840. __u32 swizzle_mode;
  841. };
  842. struct drm_i915_gem_get_tiling {
  843. /** Handle of the buffer to get tiling state for. */
  844. __u32 handle;
  845. /**
  846. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  847. * I915_TILING_Y).
  848. */
  849. __u32 tiling_mode;
  850. /**
  851. * Returned address bit 6 swizzling required for CPU access through
  852. * mmap mapping.
  853. */
  854. __u32 swizzle_mode;
  855. /**
  856. * Returned address bit 6 swizzling required for CPU access through
  857. * mmap mapping whilst bound.
  858. */
  859. __u32 phys_swizzle_mode;
  860. };
  861. struct drm_i915_gem_get_aperture {
  862. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  863. __u64 aper_size;
  864. /**
  865. * Available space in the aperture used by i915_gem_execbuffer, in
  866. * bytes
  867. */
  868. __u64 aper_available_size;
  869. };
  870. struct drm_i915_get_pipe_from_crtc_id {
  871. /** ID of CRTC being requested **/
  872. __u32 crtc_id;
  873. /** pipe of requested CRTC **/
  874. __u32 pipe;
  875. };
  876. #define I915_MADV_WILLNEED 0
  877. #define I915_MADV_DONTNEED 1
  878. #define __I915_MADV_PURGED 2 /* internal state */
  879. struct drm_i915_gem_madvise {
  880. /** Handle of the buffer to change the backing store advice */
  881. __u32 handle;
  882. /* Advice: either the buffer will be needed again in the near future,
  883. * or wont be and could be discarded under memory pressure.
  884. */
  885. __u32 madv;
  886. /** Whether the backing store still exists. */
  887. __u32 retained;
  888. };
  889. /* flags */
  890. #define I915_OVERLAY_TYPE_MASK 0xff
  891. #define I915_OVERLAY_YUV_PLANAR 0x01
  892. #define I915_OVERLAY_YUV_PACKED 0x02
  893. #define I915_OVERLAY_RGB 0x03
  894. #define I915_OVERLAY_DEPTH_MASK 0xff00
  895. #define I915_OVERLAY_RGB24 0x1000
  896. #define I915_OVERLAY_RGB16 0x2000
  897. #define I915_OVERLAY_RGB15 0x3000
  898. #define I915_OVERLAY_YUV422 0x0100
  899. #define I915_OVERLAY_YUV411 0x0200
  900. #define I915_OVERLAY_YUV420 0x0300
  901. #define I915_OVERLAY_YUV410 0x0400
  902. #define I915_OVERLAY_SWAP_MASK 0xff0000
  903. #define I915_OVERLAY_NO_SWAP 0x000000
  904. #define I915_OVERLAY_UV_SWAP 0x010000
  905. #define I915_OVERLAY_Y_SWAP 0x020000
  906. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  907. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  908. #define I915_OVERLAY_ENABLE 0x01000000
  909. struct drm_intel_overlay_put_image {
  910. /* various flags and src format description */
  911. __u32 flags;
  912. /* source picture description */
  913. __u32 bo_handle;
  914. /* stride values and offsets are in bytes, buffer relative */
  915. __u16 stride_Y; /* stride for packed formats */
  916. __u16 stride_UV;
  917. __u32 offset_Y; /* offset for packet formats */
  918. __u32 offset_U;
  919. __u32 offset_V;
  920. /* in pixels */
  921. __u16 src_width;
  922. __u16 src_height;
  923. /* to compensate the scaling factors for partially covered surfaces */
  924. __u16 src_scan_width;
  925. __u16 src_scan_height;
  926. /* output crtc description */
  927. __u32 crtc_id;
  928. __u16 dst_x;
  929. __u16 dst_y;
  930. __u16 dst_width;
  931. __u16 dst_height;
  932. };
  933. /* flags */
  934. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  935. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  936. #define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
  937. struct drm_intel_overlay_attrs {
  938. __u32 flags;
  939. __u32 color_key;
  940. __s32 brightness;
  941. __u32 contrast;
  942. __u32 saturation;
  943. __u32 gamma0;
  944. __u32 gamma1;
  945. __u32 gamma2;
  946. __u32 gamma3;
  947. __u32 gamma4;
  948. __u32 gamma5;
  949. };
  950. /*
  951. * Intel sprite handling
  952. *
  953. * Color keying works with a min/mask/max tuple. Both source and destination
  954. * color keying is allowed.
  955. *
  956. * Source keying:
  957. * Sprite pixels within the min & max values, masked against the color channels
  958. * specified in the mask field, will be transparent. All other pixels will
  959. * be displayed on top of the primary plane. For RGB surfaces, only the min
  960. * and mask fields will be used; ranged compares are not allowed.
  961. *
  962. * Destination keying:
  963. * Primary plane pixels that match the min value, masked against the color
  964. * channels specified in the mask field, will be replaced by corresponding
  965. * pixels from the sprite plane.
  966. *
  967. * Note that source & destination keying are exclusive; only one can be
  968. * active on a given plane.
  969. */
  970. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  971. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  972. #define I915_SET_COLORKEY_SOURCE (1<<2)
  973. struct drm_intel_sprite_colorkey {
  974. __u32 plane_id;
  975. __u32 min_value;
  976. __u32 channel_mask;
  977. __u32 max_value;
  978. __u32 flags;
  979. };
  980. struct drm_i915_gem_wait {
  981. /** Handle of BO we shall wait on */
  982. __u32 bo_handle;
  983. __u32 flags;
  984. /** Number of nanoseconds to wait, Returns time remaining. */
  985. __s64 timeout_ns;
  986. };
  987. struct drm_i915_gem_context_create {
  988. /* output: id of new context*/
  989. __u32 ctx_id;
  990. __u32 pad;
  991. };
  992. struct drm_i915_gem_context_destroy {
  993. __u32 ctx_id;
  994. __u32 pad;
  995. };
  996. struct drm_i915_reg_read {
  997. /*
  998. * Register offset.
  999. * For 64bit wide registers where the upper 32bits don't immediately
  1000. * follow the lower 32bits, the offset of the lower 32bits must
  1001. * be specified
  1002. */
  1003. __u64 offset;
  1004. __u64 val; /* Return value */
  1005. };
  1006. /* Known registers:
  1007. *
  1008. * Render engine timestamp - 0x2358 + 64bit - gen7+
  1009. * - Note this register returns an invalid value if using the default
  1010. * single instruction 8byte read, in order to workaround that use
  1011. * offset (0x2538 | 1) instead.
  1012. *
  1013. */
  1014. struct drm_i915_reset_stats {
  1015. __u32 ctx_id;
  1016. __u32 flags;
  1017. /* All resets since boot/module reload, for all contexts */
  1018. __u32 reset_count;
  1019. /* Number of batches lost when active in GPU, for this context */
  1020. __u32 batch_active;
  1021. /* Number of batches lost pending for execution, for this context */
  1022. __u32 batch_pending;
  1023. __u32 pad;
  1024. };
  1025. struct drm_i915_gem_userptr {
  1026. __u64 user_ptr;
  1027. __u64 user_size;
  1028. __u32 flags;
  1029. #define I915_USERPTR_READ_ONLY 0x1
  1030. #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
  1031. /**
  1032. * Returned handle for the object.
  1033. *
  1034. * Object handles are nonzero.
  1035. */
  1036. __u32 handle;
  1037. };
  1038. struct drm_i915_gem_context_param {
  1039. __u32 ctx_id;
  1040. __u32 size;
  1041. __u64 param;
  1042. #define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
  1043. #define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
  1044. #define I915_CONTEXT_PARAM_GTT_SIZE 0x3
  1045. __u64 value;
  1046. };
  1047. #endif /* _I915_DRM_H_ */