phy.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Andy Fleming <afleming@gmail.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
  8. */
  9. #ifndef _PHY_H
  10. #define _PHY_H
  11. #include <linux/list.h>
  12. #include <linux/mii.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mdio.h>
  15. #define PHY_MAX_ADDR 32
  16. #define PHY_FLAG_BROKEN_RESET (1 << 0) /* soft reset not supported */
  17. #define PHY_DEFAULT_FEATURES (SUPPORTED_Autoneg | \
  18. SUPPORTED_TP | \
  19. SUPPORTED_MII)
  20. #define PHY_10BT_FEATURES (SUPPORTED_10baseT_Half | \
  21. SUPPORTED_10baseT_Full)
  22. #define PHY_100BT_FEATURES (SUPPORTED_100baseT_Half | \
  23. SUPPORTED_100baseT_Full)
  24. #define PHY_1000BT_FEATURES (SUPPORTED_1000baseT_Half | \
  25. SUPPORTED_1000baseT_Full)
  26. #define PHY_BASIC_FEATURES (PHY_10BT_FEATURES | \
  27. PHY_100BT_FEATURES | \
  28. PHY_DEFAULT_FEATURES)
  29. #define PHY_GBIT_FEATURES (PHY_BASIC_FEATURES | \
  30. PHY_1000BT_FEATURES)
  31. #define PHY_10G_FEATURES (PHY_GBIT_FEATURES | \
  32. SUPPORTED_10000baseT_Full)
  33. #ifndef PHY_ANEG_TIMEOUT
  34. #define PHY_ANEG_TIMEOUT 4000
  35. #endif
  36. typedef enum {
  37. PHY_INTERFACE_MODE_MII,
  38. PHY_INTERFACE_MODE_GMII,
  39. PHY_INTERFACE_MODE_SGMII,
  40. PHY_INTERFACE_MODE_SGMII_2500,
  41. PHY_INTERFACE_MODE_QSGMII,
  42. PHY_INTERFACE_MODE_TBI,
  43. PHY_INTERFACE_MODE_RMII,
  44. PHY_INTERFACE_MODE_RGMII,
  45. PHY_INTERFACE_MODE_RGMII_ID,
  46. PHY_INTERFACE_MODE_RGMII_RXID,
  47. PHY_INTERFACE_MODE_RGMII_TXID,
  48. PHY_INTERFACE_MODE_RTBI,
  49. PHY_INTERFACE_MODE_XGMII,
  50. PHY_INTERFACE_MODE_NONE, /* Must be last */
  51. PHY_INTERFACE_MODE_COUNT,
  52. } phy_interface_t;
  53. static const char *phy_interface_strings[] = {
  54. [PHY_INTERFACE_MODE_MII] = "mii",
  55. [PHY_INTERFACE_MODE_GMII] = "gmii",
  56. [PHY_INTERFACE_MODE_SGMII] = "sgmii",
  57. [PHY_INTERFACE_MODE_SGMII_2500] = "sgmii-2500",
  58. [PHY_INTERFACE_MODE_QSGMII] = "qsgmii",
  59. [PHY_INTERFACE_MODE_TBI] = "tbi",
  60. [PHY_INTERFACE_MODE_RMII] = "rmii",
  61. [PHY_INTERFACE_MODE_RGMII] = "rgmii",
  62. [PHY_INTERFACE_MODE_RGMII_ID] = "rgmii-id",
  63. [PHY_INTERFACE_MODE_RGMII_RXID] = "rgmii-rxid",
  64. [PHY_INTERFACE_MODE_RGMII_TXID] = "rgmii-txid",
  65. [PHY_INTERFACE_MODE_RTBI] = "rtbi",
  66. [PHY_INTERFACE_MODE_XGMII] = "xgmii",
  67. [PHY_INTERFACE_MODE_NONE] = "",
  68. };
  69. static inline const char *phy_string_for_interface(phy_interface_t i)
  70. {
  71. /* Default to unknown */
  72. if (i > PHY_INTERFACE_MODE_NONE)
  73. i = PHY_INTERFACE_MODE_NONE;
  74. return phy_interface_strings[i];
  75. }
  76. struct phy_device;
  77. #define MDIO_NAME_LEN 32
  78. struct mii_dev {
  79. struct list_head link;
  80. char name[MDIO_NAME_LEN];
  81. void *priv;
  82. int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
  83. int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
  84. u16 val);
  85. int (*reset)(struct mii_dev *bus);
  86. struct phy_device *phymap[PHY_MAX_ADDR];
  87. u32 phy_mask;
  88. };
  89. /* struct phy_driver: a structure which defines PHY behavior
  90. *
  91. * uid will contain a number which represents the PHY. During
  92. * startup, the driver will poll the PHY to find out what its
  93. * UID--as defined by registers 2 and 3--is. The 32-bit result
  94. * gotten from the PHY will be masked to
  95. * discard any bits which may change based on revision numbers
  96. * unimportant to functionality
  97. *
  98. */
  99. struct phy_driver {
  100. char *name;
  101. unsigned int uid;
  102. unsigned int mask;
  103. unsigned int mmds;
  104. u32 features;
  105. /* Called to do any driver startup necessities */
  106. /* Will be called during phy_connect */
  107. int (*probe)(struct phy_device *phydev);
  108. /* Called to configure the PHY, and modify the controller
  109. * based on the results. Should be called after phy_connect */
  110. int (*config)(struct phy_device *phydev);
  111. /* Called when starting up the controller */
  112. int (*startup)(struct phy_device *phydev);
  113. /* Called when bringing down the controller */
  114. int (*shutdown)(struct phy_device *phydev);
  115. int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
  116. int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
  117. u16 val);
  118. struct list_head list;
  119. };
  120. struct phy_device {
  121. /* Information about the PHY type */
  122. /* And management functions */
  123. struct mii_dev *bus;
  124. struct phy_driver *drv;
  125. void *priv;
  126. #ifdef CONFIG_DM_ETH
  127. struct udevice *dev;
  128. #else
  129. struct eth_device *dev;
  130. #endif
  131. /* forced speed & duplex (no autoneg)
  132. * partner speed & duplex & pause (autoneg)
  133. */
  134. int speed;
  135. int duplex;
  136. /* The most recently read link state */
  137. int link;
  138. int port;
  139. phy_interface_t interface;
  140. u32 advertising;
  141. u32 supported;
  142. u32 mmds;
  143. int autoneg;
  144. int addr;
  145. int pause;
  146. int asym_pause;
  147. u32 phy_id;
  148. u32 flags;
  149. };
  150. struct fixed_link {
  151. int phy_id;
  152. int duplex;
  153. int link_speed;
  154. int pause;
  155. int asym_pause;
  156. };
  157. static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
  158. {
  159. struct mii_dev *bus = phydev->bus;
  160. return bus->read(bus, phydev->addr, devad, regnum);
  161. }
  162. static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
  163. u16 val)
  164. {
  165. struct mii_dev *bus = phydev->bus;
  166. return bus->write(bus, phydev->addr, devad, regnum, val);
  167. }
  168. #ifdef CONFIG_PHYLIB_10G
  169. extern struct phy_driver gen10g_driver;
  170. /* For now, XGMII is the only 10G interface */
  171. static inline int is_10g_interface(phy_interface_t interface)
  172. {
  173. return interface == PHY_INTERFACE_MODE_XGMII;
  174. }
  175. #endif
  176. int phy_init(void);
  177. int phy_reset(struct phy_device *phydev);
  178. struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
  179. phy_interface_t interface);
  180. #ifdef CONFIG_DM_ETH
  181. void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
  182. struct phy_device *phy_connect(struct mii_dev *bus, int addr,
  183. struct udevice *dev,
  184. phy_interface_t interface);
  185. #else
  186. void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
  187. struct phy_device *phy_connect(struct mii_dev *bus, int addr,
  188. struct eth_device *dev,
  189. phy_interface_t interface);
  190. #endif
  191. int phy_startup(struct phy_device *phydev);
  192. int phy_config(struct phy_device *phydev);
  193. int phy_shutdown(struct phy_device *phydev);
  194. int phy_register(struct phy_driver *drv);
  195. int phy_set_supported(struct phy_device *phydev, u32 max_speed);
  196. int genphy_config_aneg(struct phy_device *phydev);
  197. int genphy_restart_aneg(struct phy_device *phydev);
  198. int genphy_update_link(struct phy_device *phydev);
  199. int genphy_parse_link(struct phy_device *phydev);
  200. int genphy_config(struct phy_device *phydev);
  201. int genphy_startup(struct phy_device *phydev);
  202. int genphy_shutdown(struct phy_device *phydev);
  203. int gen10g_config(struct phy_device *phydev);
  204. int gen10g_startup(struct phy_device *phydev);
  205. int gen10g_shutdown(struct phy_device *phydev);
  206. int gen10g_discover_mmds(struct phy_device *phydev);
  207. int phy_mv88e61xx_init(void);
  208. int phy_aquantia_init(void);
  209. int phy_atheros_init(void);
  210. int phy_broadcom_init(void);
  211. int phy_cortina_init(void);
  212. int phy_davicom_init(void);
  213. int phy_et1011c_init(void);
  214. int phy_lxt_init(void);
  215. int phy_marvell_init(void);
  216. int phy_micrel_init(void);
  217. int phy_natsemi_init(void);
  218. int phy_realtek_init(void);
  219. int phy_smsc_init(void);
  220. int phy_teranetics_init(void);
  221. int phy_ti_init(void);
  222. int phy_vitesse_init(void);
  223. int phy_xilinx_init(void);
  224. int board_phy_config(struct phy_device *phydev);
  225. int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
  226. /**
  227. * phy_get_interface_by_name() - Look up a PHY interface name
  228. *
  229. * @str: PHY interface name, e.g. "mii"
  230. * @return PHY_INTERFACE_MODE_... value, or -1 if not found
  231. */
  232. int phy_get_interface_by_name(const char *str);
  233. /**
  234. * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
  235. * is RGMII (all variants)
  236. * @phydev: the phy_device struct
  237. */
  238. static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
  239. {
  240. return phydev->interface >= PHY_INTERFACE_MODE_RGMII &&
  241. phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID;
  242. }
  243. /**
  244. * phy_interface_is_sgmii - Convenience function for testing if a PHY interface
  245. * is SGMII (all variants)
  246. * @phydev: the phy_device struct
  247. */
  248. static inline bool phy_interface_is_sgmii(struct phy_device *phydev)
  249. {
  250. return phydev->interface >= PHY_INTERFACE_MODE_SGMII &&
  251. phydev->interface <= PHY_INTERFACE_MODE_QSGMII;
  252. }
  253. /* PHY UIDs for various PHYs that are referenced in external code */
  254. #define PHY_UID_CS4340 0x13e51002
  255. #define PHY_UID_TN2020 0x00a19410
  256. #endif