12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475 |
- #ifndef _PCI_H
- #define _PCI_H
- #define PCI_CFG_SPACE_SIZE 256
- #define PCI_CFG_SPACE_EXP_SIZE 4096
- #define PCI_VENDOR_ID 0x00
- #define PCI_DEVICE_ID 0x02
- #define PCI_COMMAND 0x04
- #define PCI_COMMAND_IO 0x1
- #define PCI_COMMAND_MEMORY 0x2
- #define PCI_COMMAND_MASTER 0x4
- #define PCI_COMMAND_SPECIAL 0x8
- #define PCI_COMMAND_INVALIDATE 0x10
- #define PCI_COMMAND_VGA_PALETTE 0x20
- #define PCI_COMMAND_PARITY 0x40
- #define PCI_COMMAND_WAIT 0x80
- #define PCI_COMMAND_SERR 0x100
- #define PCI_COMMAND_FAST_BACK 0x200
- #define PCI_STATUS 0x06
- #define PCI_STATUS_CAP_LIST 0x10
- #define PCI_STATUS_66MHZ 0x20
- #define PCI_STATUS_UDF 0x40
- #define PCI_STATUS_FAST_BACK 0x80
- #define PCI_STATUS_PARITY 0x100
- #define PCI_STATUS_DEVSEL_MASK 0x600
- #define PCI_STATUS_DEVSEL_FAST 0x000
- #define PCI_STATUS_DEVSEL_MEDIUM 0x200
- #define PCI_STATUS_DEVSEL_SLOW 0x400
- #define PCI_STATUS_SIG_TARGET_ABORT 0x800
- #define PCI_STATUS_REC_TARGET_ABORT 0x1000
- #define PCI_STATUS_REC_MASTER_ABORT 0x2000
- #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000
- #define PCI_STATUS_DETECTED_PARITY 0x8000
- #define PCI_CLASS_REVISION 0x08
- #define PCI_REVISION_ID 0x08
- #define PCI_CLASS_PROG 0x09
- #define PCI_CLASS_DEVICE 0x0a
- #define PCI_CLASS_CODE 0x0b
- #define PCI_CLASS_CODE_TOO_OLD 0x00
- #define PCI_CLASS_CODE_STORAGE 0x01
- #define PCI_CLASS_CODE_NETWORK 0x02
- #define PCI_CLASS_CODE_DISPLAY 0x03
- #define PCI_CLASS_CODE_MULTIMEDIA 0x04
- #define PCI_CLASS_CODE_MEMORY 0x05
- #define PCI_CLASS_CODE_BRIDGE 0x06
- #define PCI_CLASS_CODE_COMM 0x07
- #define PCI_CLASS_CODE_PERIPHERAL 0x08
- #define PCI_CLASS_CODE_INPUT 0x09
- #define PCI_CLASS_CODE_DOCKING 0x0A
- #define PCI_CLASS_CODE_PROCESSOR 0x0B
- #define PCI_CLASS_CODE_SERIAL 0x0C
- #define PCI_CLASS_CODE_WIRELESS 0x0D
- #define PCI_CLASS_CODE_I2O 0x0E
- #define PCI_CLASS_CODE_SATELLITE 0x0F
- #define PCI_CLASS_CODE_CRYPTO 0x10
- #define PCI_CLASS_CODE_DATA 0x11
- #define PCI_CLASS_CODE_OTHER 0xFF
- #define PCI_CLASS_SUB_CODE 0x0a
- #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
- #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
- #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
- #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
- #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
- #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
- #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
- #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
- #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
- #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
- #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
- #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
- #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
- #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
- #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
- #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
- #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
- #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
- #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
- #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
- #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
- #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
- #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
- #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
- #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
- #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
- #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
- #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
- #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
- #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
- #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
- #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
- #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
- #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
- #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
- #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
- #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
- #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
- #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
- #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
- #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
- #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
- #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
- #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
- #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
- #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
- #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
- #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
- #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
- #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
- #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
- #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
- #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
- #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
- #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
- #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
- #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
- #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
- #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
- #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
- #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
- #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
- #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
- #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
- #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
- #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
- #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
- #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
- #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
- #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
- #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
- #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
- #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
- #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
- #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
- #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
- #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
- #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
- #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
- #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
- #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
- #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
- #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
- #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
- #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
- #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
- #define PCI_CACHE_LINE_SIZE 0x0c
- #define PCI_LATENCY_TIMER 0x0d
- #define PCI_HEADER_TYPE 0x0e
- #define PCI_HEADER_TYPE_NORMAL 0
- #define PCI_HEADER_TYPE_BRIDGE 1
- #define PCI_HEADER_TYPE_CARDBUS 2
- #define PCI_BIST 0x0f
- #define PCI_BIST_CODE_MASK 0x0f
- #define PCI_BIST_START 0x40
- #define PCI_BIST_CAPABLE 0x80
- #define PCI_BASE_ADDRESS_0 0x10
- #define PCI_BASE_ADDRESS_1 0x14
- #define PCI_BASE_ADDRESS_2 0x18
- #define PCI_BASE_ADDRESS_3 0x1c
- #define PCI_BASE_ADDRESS_4 0x20
- #define PCI_BASE_ADDRESS_5 0x24
- #define PCI_BASE_ADDRESS_SPACE 0x01
- #define PCI_BASE_ADDRESS_SPACE_IO 0x01
- #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
- #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
- #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00
- #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02
- #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04
- #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08
- #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
- #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
- #define PCI_CARDBUS_CIS 0x28
- #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
- #define PCI_SUBSYSTEM_ID 0x2e
- #define PCI_ROM_ADDRESS 0x30
- #define PCI_ROM_ADDRESS_ENABLE 0x01
- #define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
- #define PCI_CAPABILITY_LIST 0x34
- #define PCI_INTERRUPT_LINE 0x3c
- #define PCI_INTERRUPT_PIN 0x3d
- #define PCI_MIN_GNT 0x3e
- #define PCI_MAX_LAT 0x3f
- #define PCI_INTERRUPT_LINE_DISABLE 0xff
- #define PCI_PRIMARY_BUS 0x18
- #define PCI_SECONDARY_BUS 0x19
- #define PCI_SUBORDINATE_BUS 0x1a
- #define PCI_SEC_LATENCY_TIMER 0x1b
- #define PCI_IO_BASE 0x1c
- #define PCI_IO_LIMIT 0x1d
- #define PCI_IO_RANGE_TYPE_MASK 0x0f
- #define PCI_IO_RANGE_TYPE_16 0x00
- #define PCI_IO_RANGE_TYPE_32 0x01
- #define PCI_IO_RANGE_MASK ~0x0f
- #define PCI_SEC_STATUS 0x1e
- #define PCI_MEMORY_BASE 0x20
- #define PCI_MEMORY_LIMIT 0x22
- #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
- #define PCI_MEMORY_RANGE_MASK ~0x0f
- #define PCI_PREF_MEMORY_BASE 0x24
- #define PCI_PREF_MEMORY_LIMIT 0x26
- #define PCI_PREF_RANGE_TYPE_MASK 0x0f
- #define PCI_PREF_RANGE_TYPE_32 0x00
- #define PCI_PREF_RANGE_TYPE_64 0x01
- #define PCI_PREF_RANGE_MASK ~0x0f
- #define PCI_PREF_BASE_UPPER32 0x28
- #define PCI_PREF_LIMIT_UPPER32 0x2c
- #define PCI_IO_BASE_UPPER16 0x30
- #define PCI_IO_LIMIT_UPPER16 0x32
- #define PCI_ROM_ADDRESS1 0x38
- #define PCI_BRIDGE_CONTROL 0x3e
- #define PCI_BRIDGE_CTL_PARITY 0x01
- #define PCI_BRIDGE_CTL_SERR 0x02
- #define PCI_BRIDGE_CTL_NO_ISA 0x04
- #define PCI_BRIDGE_CTL_VGA 0x08
- #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20
- #define PCI_BRIDGE_CTL_BUS_RESET 0x40
- #define PCI_BRIDGE_CTL_FAST_BACK 0x80
- #define PCI_ERREN 0x48
- #define PCI_ERRSTS 0x49
- #define PCI_BRDGOPT1 0x4A
- #define PCI_PLBSESR0 0x4C
- #define PCI_PLBSESR1 0x50
- #define PCI_PLBSEAR 0x54
- #define PCI_CAPID 0x58
- #define PCI_NEXTITEMPTR 0x59
- #define PCI_PMC 0x5A
- #define PCI_PMCSR 0x5C
- #define PCI_PMCSRBSE 0x5E
- #define PCI_BRDGOPT2 0x60
- #define PCI_PMSCRR 0x64
- #define PCI_CB_CAPABILITY_LIST 0x14
- #define PCI_CB_SEC_STATUS 0x16
- #define PCI_CB_PRIMARY_BUS 0x18
- #define PCI_CB_CARD_BUS 0x19
- #define PCI_CB_SUBORDINATE_BUS 0x1a
- #define PCI_CB_LATENCY_TIMER 0x1b
- #define PCI_CB_MEMORY_BASE_0 0x1c
- #define PCI_CB_MEMORY_LIMIT_0 0x20
- #define PCI_CB_MEMORY_BASE_1 0x24
- #define PCI_CB_MEMORY_LIMIT_1 0x28
- #define PCI_CB_IO_BASE_0 0x2c
- #define PCI_CB_IO_BASE_0_HI 0x2e
- #define PCI_CB_IO_LIMIT_0 0x30
- #define PCI_CB_IO_LIMIT_0_HI 0x32
- #define PCI_CB_IO_BASE_1 0x34
- #define PCI_CB_IO_BASE_1_HI 0x36
- #define PCI_CB_IO_LIMIT_1 0x38
- #define PCI_CB_IO_LIMIT_1_HI 0x3a
- #define PCI_CB_IO_RANGE_MASK ~0x03
- #define PCI_CB_BRIDGE_CONTROL 0x3e
- #define PCI_CB_BRIDGE_CTL_PARITY 0x01
- #define PCI_CB_BRIDGE_CTL_SERR 0x02
- #define PCI_CB_BRIDGE_CTL_ISA 0x04
- #define PCI_CB_BRIDGE_CTL_VGA 0x08
- #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
- #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40
- #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80
- #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100
- #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
- #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
- #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
- #define PCI_CB_SUBSYSTEM_ID 0x42
- #define PCI_CB_LEGACY_MODE_BASE 0x44
- #define PCI_CAP_LIST_ID 0
- #define PCI_CAP_ID_PM 0x01
- #define PCI_CAP_ID_AGP 0x02
- #define PCI_CAP_ID_VPD 0x03
- #define PCI_CAP_ID_SLOTID 0x04
- #define PCI_CAP_ID_MSI 0x05
- #define PCI_CAP_ID_CHSWP 0x06
- #define PCI_CAP_ID_EXP 0x10
- #define PCI_CAP_LIST_NEXT 1
- #define PCI_CAP_FLAGS 2
- #define PCI_CAP_SIZEOF 4
- #define PCI_PM_CAP_VER_MASK 0x0007
- #define PCI_PM_CAP_PME_CLOCK 0x0008
- #define PCI_PM_CAP_AUX_POWER 0x0010
- #define PCI_PM_CAP_DSI 0x0020
- #define PCI_PM_CAP_D1 0x0200
- #define PCI_PM_CAP_D2 0x0400
- #define PCI_PM_CAP_PME 0x0800
- #define PCI_PM_CTRL 4
- #define PCI_PM_CTRL_STATE_MASK 0x0003
- #define PCI_PM_CTRL_PME_ENABLE 0x0100
- #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00
- #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000
- #define PCI_PM_CTRL_PME_STATUS 0x8000
- #define PCI_PM_PPB_EXTENSIONS 6
- #define PCI_PM_PPB_B2_B3 0x40
- #define PCI_PM_BPCC_ENABLE 0x80
- #define PCI_PM_DATA_REGISTER 7
- #define PCI_PM_SIZEOF 8
- #define PCI_AGP_VERSION 2
- #define PCI_AGP_RFU 3
- #define PCI_AGP_STATUS 4
- #define PCI_AGP_STATUS_RQ_MASK 0xff000000
- #define PCI_AGP_STATUS_SBA 0x0200
- #define PCI_AGP_STATUS_64BIT 0x0020
- #define PCI_AGP_STATUS_FW 0x0010
- #define PCI_AGP_STATUS_RATE4 0x0004
- #define PCI_AGP_STATUS_RATE2 0x0002
- #define PCI_AGP_STATUS_RATE1 0x0001
- #define PCI_AGP_COMMAND 8
- #define PCI_AGP_COMMAND_RQ_MASK 0xff000000
- #define PCI_AGP_COMMAND_SBA 0x0200
- #define PCI_AGP_COMMAND_AGP 0x0100
- #define PCI_AGP_COMMAND_64BIT 0x0020
- #define PCI_AGP_COMMAND_FW 0x0010
- #define PCI_AGP_COMMAND_RATE4 0x0004
- #define PCI_AGP_COMMAND_RATE2 0x0002
- #define PCI_AGP_COMMAND_RATE1 0x0001
- #define PCI_AGP_SIZEOF 12
- #define PCI_X_CMD_DPERR_E 0x0001
- #define PCI_X_CMD_ERO 0x0002
- #define PCI_X_CMD_MAX_READ 0x0000
- #define PCI_X_CMD_MAX_SPLIT 0x0030
- #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3)
- #define PCI_SID_ESR 2
- #define PCI_SID_ESR_NSLOTS 0x1f
- #define PCI_SID_ESR_FIC 0x20
- #define PCI_SID_CHASSIS_NR 3
- #define PCI_MSI_FLAGS 2
- #define PCI_MSI_FLAGS_64BIT 0x80
- #define PCI_MSI_FLAGS_QSIZE 0x70
- #define PCI_MSI_FLAGS_QMASK 0x0e
- #define PCI_MSI_FLAGS_ENABLE 0x01
- #define PCI_MSI_RFU 3
- #define PCI_MSI_ADDRESS_LO 4
- #define PCI_MSI_ADDRESS_HI 8
- #define PCI_MSI_DATA_32 8
- #define PCI_MSI_DATA_64 12
- #define PCI_MAX_PCI_DEVICES 32
- #define PCI_MAX_PCI_FUNCTIONS 8
- #define PCI_FIND_CAP_TTL 0x48
- #define CAP_START_POS 0x40
- #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
- #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
- #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
- #define PCI_EXT_CAP_ID_ERR 0x01
- #define PCI_EXT_CAP_ID_VC 0x02
- #define PCI_EXT_CAP_ID_DSN 0x03
- #define PCI_EXT_CAP_ID_PWR 0x04
- #define PCI_EXT_CAP_ID_RCLD 0x05
- #define PCI_EXT_CAP_ID_RCILC 0x06
- #define PCI_EXT_CAP_ID_RCEC 0x07
- #define PCI_EXT_CAP_ID_MFVC 0x08
- #define PCI_EXT_CAP_ID_VC9 0x09
- #define PCI_EXT_CAP_ID_RCRB 0x0A
- #define PCI_EXT_CAP_ID_VNDR 0x0B
- #define PCI_EXT_CAP_ID_CAC 0x0C
- #define PCI_EXT_CAP_ID_ACS 0x0D
- #define PCI_EXT_CAP_ID_ARI 0x0E
- #define PCI_EXT_CAP_ID_ATS 0x0F
- #define PCI_EXT_CAP_ID_SRIOV 0x10
- #define PCI_EXT_CAP_ID_MRIOV 0x11
- #define PCI_EXT_CAP_ID_MCAST 0x12
- #define PCI_EXT_CAP_ID_PRI 0x13
- #define PCI_EXT_CAP_ID_AMD_XXX 0x14
- #define PCI_EXT_CAP_ID_REBAR 0x15
- #define PCI_EXT_CAP_ID_DPA 0x16
- #define PCI_EXT_CAP_ID_TPH 0x17
- #define PCI_EXT_CAP_ID_LTR 0x18
- #define PCI_EXT_CAP_ID_SECPCI 0x19
- #define PCI_EXT_CAP_ID_PMUX 0x1A
- #define PCI_EXT_CAP_ID_PASID 0x1B
- #include <pci_ids.h>
- #ifndef __ASSEMBLY__
- #ifdef CONFIG_SYS_PCI_64BIT
- typedef u64 pci_addr_t;
- typedef u64 pci_size_t;
- #else
- typedef u32 pci_addr_t;
- typedef u32 pci_size_t;
- #endif
- struct pci_region {
- pci_addr_t bus_start;
- phys_addr_t phys_start;
- pci_size_t size;
- unsigned long flags;
- pci_addr_t bus_lower;
- };
- #define PCI_REGION_MEM 0x00000000
- #define PCI_REGION_IO 0x00000001
- #define PCI_REGION_TYPE 0x00000001
- #define PCI_REGION_PREFETCH 0x00000008
- #define PCI_REGION_SYS_MEMORY 0x00000100
- #define PCI_REGION_RO 0x00000200
- static inline void pci_set_region(struct pci_region *reg,
- pci_addr_t bus_start,
- phys_addr_t phys_start,
- pci_size_t size,
- unsigned long flags) {
- reg->bus_start = bus_start;
- reg->phys_start = phys_start;
- reg->size = size;
- reg->flags = flags;
- }
- typedef int pci_dev_t;
- #define PCI_BUS(d) (((d) >> 16) & 0xff)
- #define PCI_DEV(d) (((d) >> 11) & 0x1f)
- #define PCI_FUNC(d) (((d) >> 8) & 0x7)
- #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
- #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
- #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
- #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
- #define PCI_VENDEV(v, d) (((v) << 16) | (d))
- #define PCI_ANY_ID (~0)
- struct pci_device_id {
- unsigned int vendor, device;
- unsigned int subvendor, subdevice;
- unsigned int class, class_mask;
- unsigned long driver_data;
- };
- struct pci_controller;
- struct pci_config_table {
- unsigned int vendor, device;
- unsigned int class;
- unsigned int bus;
- unsigned int dev;
- unsigned int func;
- void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
- struct pci_config_table *);
- unsigned long priv[3];
- };
- extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
- struct pci_config_table *);
- extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
- struct pci_config_table *);
- #define MAX_PCI_REGIONS 7
- #define INDIRECT_TYPE_NO_PCIE_LINK 1
- struct pci_controller {
- #ifdef CONFIG_DM_PCI
- struct udevice *bus;
- struct udevice *ctlr;
- #else
- struct pci_controller *next;
- #endif
- int first_busno;
- int last_busno;
- volatile unsigned int *cfg_addr;
- volatile unsigned char *cfg_data;
- int indirect_type;
-
- struct pci_region regions[MAX_PCI_REGIONS];
- int region_count;
- struct pci_config_table *config_table;
- void (*fixup_irq)(struct pci_controller *, pci_dev_t);
- #ifndef CONFIG_DM_PCI
-
- int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
- int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
- int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
- int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
- int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
- int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
- #endif
-
- struct pci_region *pci_mem, *pci_io, *pci_prefetch;
-
- struct pci_region *pci_fb;
- #ifndef CONFIG_DM_PCI
- int current_busno;
- void *priv_data;
- #endif
- };
- #ifndef CONFIG_DM_PCI
- static inline void pci_set_ops(struct pci_controller *hose,
- int (*read_byte)(struct pci_controller*,
- pci_dev_t, int where, u8 *),
- int (*read_word)(struct pci_controller*,
- pci_dev_t, int where, u16 *),
- int (*read_dword)(struct pci_controller*,
- pci_dev_t, int where, u32 *),
- int (*write_byte)(struct pci_controller*,
- pci_dev_t, int where, u8),
- int (*write_word)(struct pci_controller*,
- pci_dev_t, int where, u16),
- int (*write_dword)(struct pci_controller*,
- pci_dev_t, int where, u32)) {
- hose->read_byte = read_byte;
- hose->read_word = read_word;
- hose->read_dword = read_dword;
- hose->write_byte = write_byte;
- hose->write_word = write_word;
- hose->write_dword = write_dword;
- }
- #endif
- #ifdef CONFIG_PCI_INDIRECT_BRIDGE
- extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
- #endif
- #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
- extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
- pci_addr_t addr, unsigned long flags);
- extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
- phys_addr_t addr, unsigned long flags);
- #define pci_phys_to_bus(dev, addr, flags) \
- pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
- #define pci_bus_to_phys(dev, addr, flags) \
- pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
- #define pci_virt_to_bus(dev, addr, flags) \
- pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
- (virt_to_phys(addr)), (flags))
- #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
- map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
- (addr), (flags)), \
- (len), (map_flags))
- #define pci_phys_to_mem(dev, addr) \
- pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
- #define pci_mem_to_phys(dev, addr) \
- pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
- #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
- #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
- #define pci_virt_to_mem(dev, addr) \
- pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
- #define pci_mem_to_virt(dev, addr, len, map_flags) \
- pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
- #define pci_virt_to_io(dev, addr) \
- pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
- #define pci_io_to_virt(dev, addr, len, map_flags) \
- pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
- extern int pci_hose_read_config_byte(struct pci_controller *hose,
- pci_dev_t dev, int where, u8 *val);
- extern int pci_hose_read_config_word(struct pci_controller *hose,
- pci_dev_t dev, int where, u16 *val);
- extern int pci_hose_read_config_dword(struct pci_controller *hose,
- pci_dev_t dev, int where, u32 *val);
- extern int pci_hose_write_config_byte(struct pci_controller *hose,
- pci_dev_t dev, int where, u8 val);
- extern int pci_hose_write_config_word(struct pci_controller *hose,
- pci_dev_t dev, int where, u16 val);
- extern int pci_hose_write_config_dword(struct pci_controller *hose,
- pci_dev_t dev, int where, u32 val);
- #endif
- #ifndef CONFIG_DM_PCI
- extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
- extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
- extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
- extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
- extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
- extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
- #endif
- void pciauto_region_init(struct pci_region *res);
- void pciauto_region_align(struct pci_region *res, pci_size_t size);
- void pciauto_config_init(struct pci_controller *hose);
- int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
- pci_addr_t *bar);
- #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
- extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
- pci_dev_t dev, int where, u8 *val);
- extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
- pci_dev_t dev, int where, u16 *val);
- extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
- pci_dev_t dev, int where, u8 val);
- extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
- pci_dev_t dev, int where, u16 val);
- extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
- extern void pci_register_hose(struct pci_controller* hose);
- extern struct pci_controller* pci_bus_to_hose(int bus);
- extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
- extern struct pci_controller *pci_get_hose_head(void);
- extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
- extern int pci_hose_scan(struct pci_controller *hose);
- extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
- extern void pciauto_setup_device(struct pci_controller *hose,
- pci_dev_t dev, int bars_num,
- struct pci_region *mem,
- struct pci_region *prefetch,
- struct pci_region *io);
- extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
- pci_dev_t dev, int sub_bus);
- extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
- pci_dev_t dev, int sub_bus);
- extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
- extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
- extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
- pci_dev_t pci_find_class(unsigned int find_class, int index);
- extern int pci_hose_config_device(struct pci_controller *hose,
- pci_dev_t dev,
- unsigned long io,
- pci_addr_t mem,
- unsigned long command);
- extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
- int cap);
- extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
- u8 hdr_type);
- extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
- int cap);
- int pci_find_next_ext_capability(struct pci_controller *hose,
- pci_dev_t dev, int start, int cap);
- int pci_hose_find_ext_capability(struct pci_controller *hose,
- pci_dev_t dev, int cap);
- #ifdef CONFIG_PCI_FIXUP_DEV
- extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
- unsigned short vendor,
- unsigned short device,
- unsigned short class);
- #endif
- #endif
- const char * pci_class_str(u8 class);
- int pci_last_busno(void);
- #ifdef CONFIG_MPC85xx
- extern void pci_mpc85xx_init (struct pci_controller *hose);
- #endif
- #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
- void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
- u32 addr);
- u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
- pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
- struct pci_device_id *ids, int *indexp);
- #endif
- enum pci_size_t {
- PCI_SIZE_8,
- PCI_SIZE_16,
- PCI_SIZE_32,
- };
- struct udevice;
- #ifdef CONFIG_DM_PCI
- struct pci_child_platdata {
- int devfn;
- unsigned short vendor;
- unsigned short device;
- unsigned int class;
- };
- struct dm_pci_ops {
-
- int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
- ulong *valuep, enum pci_size_t size);
-
- int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
- ulong value, enum pci_size_t size);
- };
- #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
- pci_dev_t dm_pci_get_bdf(struct udevice *dev);
- int pci_bind_bus_devices(struct udevice *bus);
- int pci_auto_config_devices(struct udevice *bus);
- int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
- int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
- struct udevice **devp);
- int pci_find_first_device(struct udevice **devp);
- int pci_find_next_device(struct udevice **devp);
- int pci_get_ff(enum pci_size_t size);
- int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
- int *indexp, struct udevice **devp);
- int pci_find_device_id(struct pci_device_id *ids, int index,
- struct udevice **devp);
- int dm_pci_hose_probe_bus(struct udevice *bus);
- int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
- unsigned long *valuep, enum pci_size_t size);
- int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
- unsigned long value, enum pci_size_t size);
- int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
- u32 clr, u32 set);
- int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep,
- enum pci_size_t size);
- int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep);
- int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep);
- int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep);
- int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
- enum pci_size_t size);
- int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
- int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
- int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
- int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
- int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
- int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
- int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
- int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
- int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
- int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
- int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
- int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
- #ifdef CONFIG_DM_PCI_COMPAT
- static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
- u32 value)
- {
- return pci_write_config32(pcidev, offset, value);
- }
- static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
- u16 value)
- {
- return pci_write_config16(pcidev, offset, value);
- }
- static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
- u8 value)
- {
- return pci_write_config8(pcidev, offset, value);
- }
- static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
- u32 *valuep)
- {
- return pci_read_config32(pcidev, offset, valuep);
- }
- static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
- u16 *valuep)
- {
- return pci_read_config16(pcidev, offset, valuep);
- }
- static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
- u8 *valuep)
- {
- return pci_read_config8(pcidev, offset, valuep);
- }
- #endif
- int dm_pciauto_config_device(struct udevice *dev);
- ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
- ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
- enum pci_size_t size);
- struct udevice *pci_get_controller(struct udevice *dev);
- int pci_get_regions(struct udevice *dev, struct pci_region **iop,
- struct pci_region **memp, struct pci_region **prefp);
- void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
- u32 dm_pci_read_bar32(struct udevice *dev, int barnum);
- phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
- unsigned long flags);
- pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
- unsigned long flags);
- void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
- #define dm_pci_virt_to_bus(dev, addr, flags) \
- dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
- #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
- map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
- (len), (map_flags))
- #define dm_pci_phys_to_mem(dev, addr) \
- dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
- #define dm_pci_mem_to_phys(dev, addr) \
- dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
- #define dm_pci_phys_to_io(dev, addr) \
- dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
- #define dm_pci_io_to_phys(dev, addr) \
- dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
- #define dm_pci_virt_to_mem(dev, addr) \
- dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
- #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
- dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
- #define dm_pci_virt_to_io(dev, addr) \
- dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
- #define dm_pci_io_to_virt(dev, addr, len, map_flags) \
- dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
- int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
- struct udevice **devp);
- int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
- struct dm_pci_emul_ops {
-
- int (*get_devfn)(struct udevice *dev);
-
- int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
- enum pci_size_t size);
-
- int (*write_config)(struct udevice *dev, uint offset, ulong value,
- enum pci_size_t size);
-
- int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
- enum pci_size_t size);
-
- int (*write_io)(struct udevice *dev, unsigned int addr,
- ulong value, enum pci_size_t size);
-
- int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
- unsigned long *lenp, void **ptrp);
-
- int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
- unsigned long len);
- };
- #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
- int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
- struct udevice **emulp);
- #endif
- #define PCI_DEVICE(vend, dev) \
- .vendor = (vend), .device = (dev), \
- .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
- #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
- .vendor = (vend), .device = (dev), \
- .subvendor = (subvend), .subdevice = (subdev)
- #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
- .class = (dev_class), .class_mask = (dev_class_mask), \
- .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
- .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
- #define PCI_VDEVICE(vend, dev) \
- .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
- .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
- struct pci_driver_entry {
- struct driver *driver;
- const struct pci_device_id *match;
- };
- #define U_BOOT_PCI_DEVICE(__name, __match) \
- ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
- .driver = llsym(struct driver, __name, driver), \
- .match = __match, \
- }
- #endif
- #endif
|