mmc.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * Copyright 2008,2010 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based (loosely) on the Linux code
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _MMC_H_
  10. #define _MMC_H_
  11. #include <linux/list.h>
  12. #include <linux/sizes.h>
  13. #include <linux/compiler.h>
  14. #include <part.h>
  15. /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
  16. #define SD_VERSION_SD (1U << 31)
  17. #define MMC_VERSION_MMC (1U << 30)
  18. #define MAKE_SDMMC_VERSION(a, b, c) \
  19. ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
  20. #define MAKE_SD_VERSION(a, b, c) \
  21. (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
  22. #define MAKE_MMC_VERSION(a, b, c) \
  23. (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
  24. #define EXTRACT_SDMMC_MAJOR_VERSION(x) \
  25. (((u32)(x) >> 16) & 0xff)
  26. #define EXTRACT_SDMMC_MINOR_VERSION(x) \
  27. (((u32)(x) >> 8) & 0xff)
  28. #define EXTRACT_SDMMC_CHANGE_VERSION(x) \
  29. ((u32)(x) & 0xff)
  30. #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
  31. #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
  32. #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
  33. #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
  34. #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
  35. #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
  36. #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
  37. #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
  38. #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
  39. #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
  40. #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
  41. #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
  42. #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
  43. #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
  44. #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
  45. #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
  46. #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
  47. #define MMC_MODE_HS (1 << 0)
  48. #define MMC_MODE_HS_52MHz (1 << 1)
  49. #define MMC_MODE_4BIT (1 << 2)
  50. #define MMC_MODE_8BIT (1 << 3)
  51. #define MMC_MODE_SPI (1 << 4)
  52. #define MMC_MODE_DDR_52MHz (1 << 5)
  53. #define MMC_MODE_HS200 (1 << 6)
  54. #define MMC_MODE_UHS_SDR12 (1 << 7)
  55. #define MMC_MODE_UHS_SDR25 (1 << 8)
  56. #define MMC_MODE_UHS_SDR50 (1 << 9)
  57. #define MMC_MODE_UHS_SDR104 (1 << 10)
  58. #define MMC_MODE_UHS_DDR50 (1 << 11)
  59. #define MMC_HIGH_26_MAX_DTR 26000000
  60. #define MMC_HIGH_52_MAX_DTR 52000000
  61. #define MMC_HIGH_DDR_MAX_DTR 52000000
  62. #define MMC_HS200_MAX_DTR 200000000
  63. #define HIGH_SPEED_MAX_DTR 50000000
  64. #define UHS_SDR104_MAX_DTR 208000000
  65. #define UHS_SDR50_MAX_DTR 100000000
  66. #define UHS_DDR50_MAX_DTR 50000000
  67. #define UHS_SDR25_MAX_DTR UHS_DDR50_MAX_DTR
  68. #define UHS_SDR12_MAX_DTR 25000000
  69. #define SD_DATA_4BIT 0x00040000
  70. #define IS_SD(x) ((x)->version & SD_VERSION_SD)
  71. #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
  72. #define MMC_DATA_READ 1
  73. #define MMC_DATA_WRITE 2
  74. #define MMC_CMD_GO_IDLE_STATE 0
  75. #define MMC_CMD_SEND_OP_COND 1
  76. #define MMC_CMD_ALL_SEND_CID 2
  77. #define MMC_CMD_SET_RELATIVE_ADDR 3
  78. #define MMC_CMD_SET_DSR 4
  79. #define MMC_CMD_SWITCH 6
  80. #define MMC_CMD_SELECT_CARD 7
  81. #define MMC_CMD_SEND_EXT_CSD 8
  82. #define MMC_CMD_SEND_CSD 9
  83. #define MMC_CMD_SEND_CID 10
  84. #define MMC_CMD_STOP_TRANSMISSION 12
  85. #define MMC_CMD_SEND_STATUS 13
  86. #define MMC_CMD_SET_BLOCKLEN 16
  87. #define MMC_CMD_READ_SINGLE_BLOCK 17
  88. #define MMC_CMD_READ_MULTIPLE_BLOCK 18
  89. #define MMC_SEND_TUNING_BLOCK 19
  90. #define MMC_SEND_TUNING_BLOCK_HS200 21
  91. #define MMC_CMD_SET_BLOCK_COUNT 23
  92. #define MMC_CMD_WRITE_SINGLE_BLOCK 24
  93. #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
  94. #define MMC_CMD_ERASE_GROUP_START 35
  95. #define MMC_CMD_ERASE_GROUP_END 36
  96. #define MMC_CMD_ERASE 38
  97. #define MMC_CMD_APP_CMD 55
  98. #define MMC_CMD_SPI_READ_OCR 58
  99. #define MMC_CMD_SPI_CRC_ON_OFF 59
  100. #define MMC_CMD_RES_MAN 62
  101. #define MMC_CMD62_ARG1 0xefac62ec
  102. #define MMC_CMD62_ARG2 0xcbaea7
  103. #define SD_CMD_SEND_RELATIVE_ADDR 3
  104. #define SD_CMD_SWITCH_FUNC 6
  105. #define SD_CMD_SEND_IF_COND 8
  106. #define SD_CMD_SWITCH_UHS18V 11
  107. #define SD_CMD_APP_SET_BUS_WIDTH 6
  108. #define SD_CMD_APP_SD_STATUS 13
  109. #define SD_CMD_ERASE_WR_BLK_START 32
  110. #define SD_CMD_ERASE_WR_BLK_END 33
  111. #define SD_CMD_APP_SEND_OP_COND 41
  112. #define SD_CMD_APP_SEND_SCR 51
  113. /* SCR definitions in different words */
  114. #define SD_HIGHSPEED_BUSY 0x00020000
  115. #define SD_HIGHSPEED_SUPPORTED 0x00020000
  116. #define UHS_SDR12_BUS_SPEED 0
  117. #define HIGH_SPEED_BUS_SPEED 1
  118. #define UHS_SDR25_BUS_SPEED 1
  119. #define UHS_SDR50_BUS_SPEED 2
  120. #define UHS_SDR104_BUS_SPEED 3
  121. #define UHS_DDR50_BUS_SPEED 4
  122. #define SD_MODE_UHS_SDR12 (1 << UHS_SDR12_BUS_SPEED)
  123. #define SD_MODE_UHS_SDR25 (1 << UHS_SDR25_BUS_SPEED)
  124. #define SD_MODE_UHS_SDR50 (1 << UHS_SDR50_BUS_SPEED)
  125. #define SD_MODE_UHS_SDR104 (1 << UHS_SDR104_BUS_SPEED)
  126. #define SD_MODE_UHS_DDR50 (1 << UHS_DDR50_BUS_SPEED)
  127. #define OCR_BUSY 0x80000000
  128. #define OCR_HCS 0x40000000
  129. #define OCR_S18R 0x1000000
  130. #define OCR_VOLTAGE_MASK 0x007FFF80
  131. #define OCR_ACCESS_MODE 0x60000000
  132. #define MMC_ERASE_ARG 0x00000000
  133. #define MMC_SECURE_ERASE_ARG 0x80000000
  134. #define MMC_TRIM_ARG 0x00000001
  135. #define MMC_DISCARD_ARG 0x00000003
  136. #define MMC_SECURE_TRIM1_ARG 0x80000001
  137. #define MMC_SECURE_TRIM2_ARG 0x80008000
  138. #define MMC_STATUS_MASK (~0x0206BF7F)
  139. #define MMC_STATUS_SWITCH_ERROR (1 << 7)
  140. #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
  141. #define MMC_STATUS_CURR_STATE (0xf << 9)
  142. #define MMC_STATUS_ERROR (1 << 19)
  143. #define MMC_STATE_PRG (7 << 9)
  144. #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
  145. #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
  146. #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
  147. #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
  148. #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
  149. #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
  150. #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
  151. #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
  152. #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
  153. #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
  154. #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
  155. #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
  156. #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
  157. #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
  158. #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
  159. #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
  160. #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
  161. #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
  162. #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
  163. addressed by index which are
  164. 1 in value field */
  165. #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
  166. addressed by index, which are
  167. 1 in value field */
  168. #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
  169. #define SD_SWITCH_CHECK 0
  170. #define SD_SWITCH_SWITCH 1
  171. /*
  172. * EXT_CSD fields
  173. */
  174. #define EXT_CSD_ENH_START_ADDR 136 /* R/W */
  175. #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
  176. #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
  177. #define EXT_CSD_PARTITION_SETTING 155 /* R/W */
  178. #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
  179. #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
  180. #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
  181. #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
  182. #define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
  183. #define EXT_CSD_WR_REL_PARAM 166 /* R */
  184. #define EXT_CSD_WR_REL_SET 167 /* R/W */
  185. #define EXT_CSD_RPMB_MULT 168 /* RO */
  186. #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
  187. #define EXT_CSD_BOOT_BUS_WIDTH 177
  188. #define EXT_CSD_PART_CONF 179 /* R/W */
  189. #define EXT_CSD_BUS_WIDTH 183 /* R/W */
  190. #define EXT_CSD_HS_TIMING 185 /* R/W */
  191. #define EXT_CSD_REV 192 /* RO */
  192. #define EXT_CSD_CARD_TYPE 196 /* RO */
  193. #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
  194. #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
  195. #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
  196. #define EXT_CSD_BOOT_MULT 226 /* RO */
  197. #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
  198. /*
  199. * EXT_CSD field definitions
  200. */
  201. #define EXT_CSD_CMD_SET_NORMAL (1 << 0)
  202. #define EXT_CSD_CMD_SET_SECURE (1 << 1)
  203. #define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
  204. #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
  205. #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
  206. #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
  207. #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
  208. #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
  209. | EXT_CSD_CARD_TYPE_DDR_1_2V)
  210. #define EXT_CSD_CARD_TYPE_HS200_1_8V (1<<4) /* Card can run at 200MHz */
  211. #define EXT_CSD_CARD_TYPE_HS200_1_2V (1<<5) /* Card can run at 200MHz */
  212. /* SDR mode @1.2V I/O */
  213. #define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
  214. EXT_CSD_CARD_TYPE_HS200_1_2V)
  215. #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
  216. #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
  217. #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
  218. #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
  219. #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
  220. #define EXT_CSD_TIMING_HS200 2 /* HS200 */
  221. #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
  222. #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
  223. #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
  224. #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
  225. #define EXT_CSD_BOOT_ACK(x) (x << 6)
  226. #define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
  227. #define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
  228. #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
  229. #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
  230. #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
  231. #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
  232. #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
  233. #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
  234. #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
  235. #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
  236. #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
  237. #define R1_ILLEGAL_COMMAND (1 << 22)
  238. #define R1_APP_CMD (1 << 5)
  239. #define MMC_RSP_PRESENT (1 << 0)
  240. #define MMC_RSP_136 (1 << 1) /* 136 bit response */
  241. #define MMC_RSP_CRC (1 << 2) /* expect valid crc */
  242. #define MMC_RSP_BUSY (1 << 3) /* card may send busy */
  243. #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
  244. #define MMC_RSP_NONE (0)
  245. #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  246. #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
  247. MMC_RSP_BUSY)
  248. #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
  249. #define MMC_RSP_R3 (MMC_RSP_PRESENT)
  250. #define MMC_RSP_R4 (MMC_RSP_PRESENT)
  251. #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  252. #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  253. #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  254. #define MMCPART_NOAVAILABLE (0xff)
  255. #define PART_ACCESS_MASK (0x7)
  256. #define PART_SUPPORT (0x1)
  257. #define ENHNCD_SUPPORT (0x2)
  258. #define PART_ENH_ATTRIB (0x1f)
  259. #define MMC_TIMING_LEGACY 0
  260. #define MMC_TIMING_MMC_HS 1
  261. #define MMC_TIMING_SD_HS 2
  262. #define MMC_TIMING_MMC_DDR52 3
  263. #define MMC_TIMING_MMC_HS200 4
  264. #define MMC_TIMING_UHS_SDR12 5
  265. #define MMC_TIMING_UHS_SDR25 6
  266. #define MMC_TIMING_UHS_SDR50 7
  267. #define MMC_TIMING_UHS_SDR104 8
  268. #define MMC_TIMING_UHS_DDR50 9
  269. #define MMC_BUS_WIDTH_1 1
  270. #define MMC_BUS_WIDTH_4 4
  271. #define MMC_BUS_WIDTH_8 8
  272. #define MMC_SIGNAL_VOLTAGE_330 1
  273. #define MMC_SIGNAL_VOLTAGE_180 2
  274. #define MMC_SIGNAL_VOLTAGE_120 3
  275. /*
  276. * SD bus widths
  277. */
  278. #define SD_BUS_WIDTH_1 0
  279. #define SD_BUS_WIDTH_4 2
  280. /* Maximum block size for MMC */
  281. #define MMC_MAX_BLOCK_LEN 512
  282. /* The number of MMC physical partitions. These consist of:
  283. * boot partitions (2), general purpose partitions (4) in MMC v4.4.
  284. */
  285. #define MMC_NUM_BOOT_PARTITION 2
  286. #define MMC_PART_RPMB 3 /* RPMB partition number */
  287. /* Driver model support */
  288. /**
  289. * struct mmc_uclass_priv - Holds information about a device used by the uclass
  290. */
  291. struct mmc_uclass_priv {
  292. struct mmc *mmc;
  293. };
  294. /**
  295. * mmc_get_mmc_dev() - get the MMC struct pointer for a device
  296. *
  297. * Provided that the device is already probed and ready for use, this value
  298. * will be available.
  299. *
  300. * @dev: Device
  301. * @return associated mmc struct pointer if available, else NULL
  302. */
  303. struct mmc *mmc_get_mmc_dev(struct udevice *dev);
  304. /* End of driver model support */
  305. struct mmc_cid {
  306. unsigned long psn;
  307. unsigned short oid;
  308. unsigned char mid;
  309. unsigned char prv;
  310. unsigned char mdt;
  311. char pnm[7];
  312. };
  313. struct mmc_cmd {
  314. ushort cmdidx;
  315. uint resp_type;
  316. uint cmdarg;
  317. uint response[4];
  318. };
  319. struct mmc_data {
  320. union {
  321. char *dest;
  322. const char *src; /* src buffers don't get written to */
  323. };
  324. uint flags;
  325. uint blocks;
  326. uint blocksize;
  327. };
  328. struct mmc_statistics {
  329. uint transfers;
  330. uint errors;
  331. uint total_sz;
  332. uint total_time;
  333. };
  334. /* forward decl. */
  335. struct mmc;
  336. #ifdef CONFIG_DM_MMC_OPS
  337. struct dm_mmc_ops {
  338. /**
  339. * send_cmd() - Send a command to the MMC device
  340. *
  341. * @dev: Device to receive the command
  342. * @cmd: Command to send
  343. * @data: Additional data to send/receive
  344. * @return 0 if OK, -ve on error
  345. */
  346. int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
  347. struct mmc_data *data);
  348. /**
  349. * set_ios() - Set the I/O speed/width for an MMC device
  350. *
  351. * @dev: Device to update
  352. * @return 0 if OK, -ve on error
  353. */
  354. int (*set_ios)(struct udevice *dev);
  355. /**
  356. * set_vdd() - Enable or Disable the Vdd line
  357. *
  358. * @dev: Device to update
  359. * @enable: true or false to enable or disable Vdd respectively
  360. * @return 0 if OK, -ve on error
  361. */
  362. int (*set_vdd)(struct udevice *dev, bool enable);
  363. /**
  364. * get_cd() - See whether a card is present
  365. *
  366. * @dev: Device to check
  367. * @return 0 if not present, 1 if present, -ve on error
  368. */
  369. int (*get_cd)(struct udevice *dev);
  370. /**
  371. * get_wp() - See whether a card has write-protect enabled
  372. *
  373. * @dev: Device to check
  374. * @return 0 if write-enabled, 1 if write-protected, -ve on error
  375. */
  376. int (*get_wp)(struct udevice *dev);
  377. /**
  378. * execute_tuning() - Start the tuning process
  379. *
  380. * @dev: Device to start the tuning
  381. * @opcode: Command opcode to send
  382. * @return 0 if OK, -ve on error
  383. */
  384. int (*execute_tuning)(struct mmc *mmc, uint opcode);
  385. };
  386. #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
  387. int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  388. struct mmc_data *data);
  389. int dm_mmc_set_ios(struct udevice *dev);
  390. int dm_mmc_set_vdd(struct udevice *dev, bool enable);
  391. int dm_mmc_get_cd(struct udevice *dev);
  392. int dm_mmc_get_wp(struct udevice *dev);
  393. int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
  394. /* Transition functions for compatibility */
  395. int mmc_set_ios(struct mmc *mmc);
  396. int mmc_set_vdd(struct mmc *mmc, bool enable);
  397. int mmc_getcd(struct mmc *mmc);
  398. int mmc_getwp(struct mmc *mmc);
  399. int mmc_execute_tuning(struct udevice *dev, uint opcode);
  400. #else
  401. struct mmc_ops {
  402. int (*send_cmd)(struct mmc *mmc,
  403. struct mmc_cmd *cmd, struct mmc_data *data);
  404. int (*set_ios)(struct mmc *mmc);
  405. int (*init)(struct mmc *mmc);
  406. int (*set_vdd)(struct mmc *mmc, bool enable);
  407. int (*getcd)(struct mmc *mmc);
  408. int (*getwp)(struct mmc *mmc);
  409. int (*execute_tuning)(struct mmc *mmc, uint opcode);
  410. int (*card_busy)(struct mmc *mmc);
  411. };
  412. #endif
  413. struct mmc_config {
  414. const char *name;
  415. #ifndef CONFIG_DM_MMC_OPS
  416. const struct mmc_ops *ops;
  417. #endif
  418. uint host_caps;
  419. uint voltages;
  420. uint f_min;
  421. uint f_max;
  422. uint b_max;
  423. unsigned char part_type;
  424. };
  425. struct sd_ssr {
  426. unsigned int au; /* In sectors */
  427. unsigned int erase_timeout; /* In milliseconds */
  428. unsigned int erase_offset; /* In milliseconds */
  429. };
  430. /*
  431. * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
  432. * with mmc_get_mmc_dev().
  433. *
  434. * TODO struct mmc should be in mmc_private but it's hard to fix right now
  435. */
  436. struct mmc {
  437. #ifndef CONFIG_BLK
  438. struct list_head link;
  439. #endif
  440. const struct mmc_config *cfg; /* provided configuration */
  441. uint version;
  442. void *priv;
  443. uint has_init;
  444. int high_capacity;
  445. u8 clk_disable;
  446. uint bus_width;
  447. uint clock;
  448. uint timing;
  449. uint signal_voltage;
  450. uint card_caps;
  451. uint ocr;
  452. uint dsr;
  453. uint dsr_imp;
  454. uint scr[2];
  455. uint csd[4];
  456. uint cid[4];
  457. ushort rca;
  458. u8 part_support;
  459. u8 part_attr;
  460. u8 wr_rel_set;
  461. char part_config;
  462. uint tran_speed;
  463. uint read_bl_len;
  464. uint write_bl_len;
  465. uint erase_grp_size; /* in 512-byte sectors */
  466. uint hc_wp_grp_size; /* in 512-byte sectors */
  467. struct sd_ssr ssr; /* SD status register */
  468. u64 capacity;
  469. u64 capacity_user;
  470. u64 capacity_boot;
  471. u64 capacity_rpmb;
  472. u64 capacity_gp[4];
  473. u64 enh_user_start;
  474. u64 enh_user_size;
  475. #ifndef CONFIG_BLK
  476. struct blk_desc block_dev;
  477. #endif
  478. char op_cond_pending; /* 1 if we are waiting on an op_cond command */
  479. char init_in_progress; /* 1 if we have done mmc_start_init() */
  480. uint host_ok_caps; /* host caps that are not yet proven wrong */
  481. char preinit; /* start init as early as possible */
  482. int ddr_mode;
  483. #ifdef CONFIG_DM_MMC
  484. struct udevice *dev; /* Device for this MMC controller */
  485. #endif
  486. unsigned int sd_bus_speed;
  487. unsigned int sd3_bus_mode;
  488. struct mmc_statistics rd_stats;
  489. struct mmc_statistics wr_stats;
  490. };
  491. struct mmc_hwpart_conf {
  492. struct {
  493. uint enh_start; /* in 512-byte sectors */
  494. uint enh_size; /* in 512-byte sectors, if 0 no enh area */
  495. unsigned wr_rel_change : 1;
  496. unsigned wr_rel_set : 1;
  497. } user;
  498. struct {
  499. uint size; /* in 512-byte sectors */
  500. unsigned enhanced : 1;
  501. unsigned wr_rel_change : 1;
  502. unsigned wr_rel_set : 1;
  503. } gp_part[4];
  504. };
  505. enum mmc_hwpart_conf_mode {
  506. MMC_HWPART_CONF_CHECK,
  507. MMC_HWPART_CONF_SET,
  508. MMC_HWPART_CONF_COMPLETE,
  509. };
  510. struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
  511. /**
  512. * mmc_bind() - Set up a new MMC device ready for probing
  513. *
  514. * A child block device is bound with the IF_TYPE_MMC interface type. This
  515. * allows the device to be used with CONFIG_BLK
  516. *
  517. * @dev: MMC device to set up
  518. * @mmc: MMC struct
  519. * @cfg: MMC configuration
  520. * @return 0 if OK, -ve on error
  521. */
  522. int mmc_bind(struct udevice *dev, struct mmc *mmc,
  523. const struct mmc_config *cfg);
  524. void mmc_destroy(struct mmc *mmc);
  525. /**
  526. * mmc_unbind() - Unbind a MMC device's child block device
  527. *
  528. * @dev: MMC device
  529. * @return 0 if OK, -ve on error
  530. */
  531. int mmc_unbind(struct udevice *dev);
  532. int mmc_initialize(bd_t *bis);
  533. int mmc_init(struct mmc *mmc);
  534. int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error);
  535. int mmc_of_parse(const void *fdt, int node, struct mmc_config *cfg);
  536. int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
  537. int mmc_set_clock(struct mmc *mmc, uint clock, u8 disable);
  538. struct mmc *find_mmc_device(int dev_num);
  539. int mmc_set_dev(int dev_num);
  540. void print_mmc_devices(char separator);
  541. /**
  542. * get_mmc_num() - get the total MMC device number
  543. *
  544. * @return 0 if there is no MMC device, else the number of devices
  545. */
  546. int get_mmc_num(void);
  547. int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
  548. int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
  549. enum mmc_hwpart_conf_mode mode);
  550. #ifndef CONFIG_DM_MMC_OPS
  551. int mmc_getcd(struct mmc *mmc);
  552. int board_mmc_getcd(struct mmc *mmc);
  553. int mmc_getwp(struct mmc *mmc);
  554. int board_mmc_getwp(struct mmc *mmc);
  555. #endif
  556. int mmc_set_dsr(struct mmc *mmc, u16 val);
  557. /* Function to change the size of boot partition and rpmb partitions */
  558. int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
  559. unsigned long rpmbsize);
  560. /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
  561. int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
  562. /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
  563. int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
  564. /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
  565. int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
  566. /* Functions to read / write the RPMB partition */
  567. int mmc_rpmb_set_key(struct mmc *mmc, void *key);
  568. int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
  569. int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
  570. unsigned short cnt, unsigned char *key);
  571. int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
  572. unsigned short cnt, unsigned char *key);
  573. #ifdef CONFIG_CMD_BKOPS_ENABLE
  574. int mmc_set_bkops_enable(struct mmc *mmc);
  575. #endif
  576. /**
  577. * Start device initialization and return immediately; it does not block on
  578. * polling OCR (operation condition register) status. Then you should call
  579. * mmc_init, which would block on polling OCR status and complete the device
  580. * initializatin.
  581. *
  582. * @param mmc Pointer to a MMC device struct
  583. * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
  584. */
  585. int mmc_start_init(struct mmc *mmc);
  586. /**
  587. * Set preinit flag of mmc device.
  588. *
  589. * This will cause the device to be pre-inited during mmc_initialize(),
  590. * which may save boot time if the device is not accessed until later.
  591. * Some eMMC devices take 200-300ms to init, but unfortunately they
  592. * must be sent a series of commands to even get them to start preparing
  593. * for operation.
  594. *
  595. * @param mmc Pointer to a MMC device struct
  596. * @param preinit preinit flag value
  597. */
  598. void mmc_set_preinit(struct mmc *mmc, int preinit);
  599. #ifdef CONFIG_MMC_SPI
  600. #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
  601. #else
  602. #define mmc_host_is_spi(mmc) 0
  603. #endif
  604. struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
  605. void board_mmc_power_init(void);
  606. int board_mmc_init(bd_t *bis);
  607. int cpu_mmc_init(bd_t *bis);
  608. int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
  609. int mmc_get_env_dev(void);
  610. struct pci_device_id;
  611. /**
  612. * pci_mmc_init() - set up PCI MMC devices
  613. *
  614. * This finds all the matching PCI IDs and sets them up as MMC devices.
  615. *
  616. * @name: Name to use for devices
  617. * @mmc_supported: PCI IDs to search for, terminated by {0, 0}
  618. */
  619. int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported);
  620. /* Set block count limit because of 16 bit register limit on some hardware*/
  621. #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
  622. #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
  623. #endif
  624. /**
  625. * mmc_get_blk_desc() - Get the block descriptor for an MMC device
  626. *
  627. * @mmc: MMC device
  628. * @return block device if found, else NULL
  629. */
  630. struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
  631. #endif /* _MMC_H_ */