xhci-fsl.h 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * FSL USB HOST xHCI Controller
  5. *
  6. * Author: Ramneek Mehresh<ramneek.mehresh@freescale.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _ASM_ARCH_XHCI_FSL_H_
  11. #define _ASM_ARCH_XHCI_FSL_H_
  12. /* Default to the FSL XHCI defines */
  13. #define USB3_PWRCTL_CLK_CMD_MASK 0x3FE000
  14. #define USB3_PWRCTL_CLK_FREQ_MASK 0xFFC
  15. #define USB3_PHY_PARTIAL_RX_POWERON BIT(6)
  16. #define USB3_PHY_RX_POWERON BIT(14)
  17. #define USB3_PHY_TX_POWERON BIT(15)
  18. #define USB3_PHY_TX_RX_POWERON (USB3_PHY_RX_POWERON | USB3_PHY_TX_POWERON)
  19. #define USB3_PWRCTL_CLK_CMD_SHIFT 14
  20. #define USB3_PWRCTL_CLK_FREQ_SHIFT 22
  21. #define USB3_ENABLE_BEAT_BURST 0xF
  22. #define USB3_ENABLE_BEAT_BURST_MASK 0xFF
  23. #define USB3_SET_BEAT_BURST_LIMIT 0xF00
  24. /* USBOTGSS_WRAPPER definitions */
  25. #define USBOTGSS_WRAPRESET BIT(17)
  26. #define USBOTGSS_DMADISABLE BIT(16)
  27. #define USBOTGSS_STANDBYMODE_NO_STANDBY BIT(4)
  28. #define USBOTGSS_STANDBYMODE_SMRT BIT(5)
  29. #define USBOTGSS_STANDBYMODE_SMRT_WKUP (0x3 << 4)
  30. #define USBOTGSS_IDLEMODE_NOIDLE BIT(2)
  31. #define USBOTGSS_IDLEMODE_SMRT BIT(3)
  32. #define USBOTGSS_IDLEMODE_SMRT_WKUP (0x3 << 2)
  33. /* USBOTGSS_IRQENABLE_SET_0 bit */
  34. #define USBOTGSS_COREIRQ_EN BIT(1)
  35. /* USBOTGSS_IRQENABLE_SET_1 bits */
  36. #define USBOTGSS_IRQ_SET_1_IDPULLUP_FALL_EN BIT(1)
  37. #define USBOTGSS_IRQ_SET_1_DISCHRGVBUS_FALL_EN BIT(3)
  38. #define USBOTGSS_IRQ_SET_1_CHRGVBUS_FALL_EN BIT(4)
  39. #define USBOTGSS_IRQ_SET_1_DRVVBUS_FALL_EN BIT(5)
  40. #define USBOTGSS_IRQ_SET_1_IDPULLUP_RISE_EN BIT(8)
  41. #define USBOTGSS_IRQ_SET_1_DISCHRGVBUS_RISE_EN BIT(11)
  42. #define USBOTGSS_IRQ_SET_1_CHRGVBUS_RISE_EN BIT(12)
  43. #define USBOTGSS_IRQ_SET_1_DRVVBUS_RISE_EN BIT(13)
  44. #define USBOTGSS_IRQ_SET_1_OEVT_EN BIT(16)
  45. #define USBOTGSS_IRQ_SET_1_DMADISABLECLR_EN BIT(17)
  46. struct fsl_xhci {
  47. struct xhci_hccr *hcd;
  48. struct dwc3 *dwc3_reg;
  49. };
  50. #if defined(CONFIG_LS102XA) || defined(CONFIG_ARCH_LS1012A)
  51. #define CONFIG_SYS_FSL_XHCI_USB1_ADDR CONFIG_SYS_XHCI_USB1_ADDR
  52. #define CONFIG_SYS_FSL_XHCI_USB2_ADDR 0
  53. #define CONFIG_SYS_FSL_XHCI_USB3_ADDR 0
  54. #elif defined(CONFIG_LS2080A)
  55. #define CONFIG_SYS_FSL_XHCI_USB1_ADDR CONFIG_SYS_XHCI_USB1_ADDR
  56. #define CONFIG_SYS_FSL_XHCI_USB2_ADDR CONFIG_SYS_XHCI_USB2_ADDR
  57. #define CONFIG_SYS_FSL_XHCI_USB3_ADDR 0
  58. #elif defined(CONFIG_LS1043A)
  59. #define CONFIG_SYS_FSL_XHCI_USB1_ADDR CONFIG_SYS_XHCI_USB1_ADDR
  60. #define CONFIG_SYS_FSL_XHCI_USB2_ADDR CONFIG_SYS_XHCI_USB2_ADDR
  61. #define CONFIG_SYS_FSL_XHCI_USB3_ADDR CONFIG_SYS_XHCI_USB3_ADDR
  62. #endif
  63. #define FSL_USB_XHCI_ADDR {CONFIG_SYS_FSL_XHCI_USB1_ADDR, \
  64. CONFIG_SYS_FSL_XHCI_USB2_ADDR, \
  65. CONFIG_SYS_FSL_XHCI_USB3_ADDR}
  66. #endif /* _ASM_ARCH_XHCI_FSL_H_ */