fsl_usb.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Freescale USB Controller
  3. *
  4. * Copyright 2013 Freescale Semiconductor, Inc.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef _ASM_FSL_USB_H_
  9. #define _ASM_FSL_USB_H_
  10. #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
  11. struct ccsr_usb_port_ctrl {
  12. u32 ctrl;
  13. u32 drvvbuscfg;
  14. u32 pwrfltcfg;
  15. u32 sts;
  16. u8 res_14[0xc];
  17. u32 bistcfg;
  18. u32 biststs;
  19. u32 abistcfg;
  20. u32 abiststs;
  21. u8 res_30[0x10];
  22. u32 xcvrprg;
  23. u32 anaprg;
  24. u32 anadrv;
  25. u32 anasts;
  26. };
  27. struct ccsr_usb_phy {
  28. u32 id;
  29. struct ccsr_usb_port_ctrl port1;
  30. u8 res_50[0xc];
  31. u32 tvr;
  32. u32 pllprg[4];
  33. u8 res_70[0x4];
  34. u32 anaccfg;
  35. u32 dbg;
  36. u8 res_7c[0x4];
  37. struct ccsr_usb_port_ctrl port2;
  38. u8 res_dc[0x334];
  39. };
  40. #define CONFIG_SYS_FSL_USB_CTRL_PHY_EN (1 << 0)
  41. #define CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN (1 << 1)
  42. #define CONFIG_SYS_FSL_USB_PWRFLT_CR_EN (1 << 1)
  43. #define CONFIG_SYS_FSL_USB_PLLPRG1_PHY_DIV (1 << 0)
  44. #define CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN (1 << 0)
  45. #define CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN (1 << 1)
  46. #define CONFIG_SYS_FSL_USB_PLLPRG2_FRAC_LPF_EN (1 << 13)
  47. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  48. #define CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK (5 << 4)
  49. #define CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK (6 << 16)
  50. #define CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN (1 << 20)
  51. #endif
  52. #define CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV (1 << 4)
  53. #define CONFIG_SYS_FSL_USB_PLLPRG2_MFI (5 << 16)
  54. #define CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN (1 << 21)
  55. #define CONFIG_SYS_FSL_USB_SYS_CLK_VALID (1 << 0)
  56. #define CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN (1 << 7)
  57. #define CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK (3 << 4)
  58. #define INC_DCNT_THRESHOLD_25MV (0 << 4)
  59. #define INC_DCNT_THRESHOLD_50MV (1 << 4)
  60. #define DEC_DCNT_THRESHOLD_25MV (2 << 4)
  61. #define DEC_DCNT_THRESHOLD_50MV (3 << 4)
  62. #else
  63. struct ccsr_usb_phy {
  64. u32 config1;
  65. u32 config2;
  66. u32 config3;
  67. u32 config4;
  68. u32 config5;
  69. u32 status1;
  70. u32 usb_enable_override;
  71. u8 res[0xe4];
  72. };
  73. #define CONFIG_SYS_FSL_USB_HS_DISCNCT_INC (3 << 22)
  74. #define CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL (1 << 20)
  75. #define CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0 13
  76. #define CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3 16
  77. #define CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0 0
  78. #define CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3 3
  79. #define CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE 1
  80. #define CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK 0x07
  81. #endif
  82. /* USB Erratum Checking code */
  83. #if defined(CONFIG_PPC) || defined(CONFIG_ARM)
  84. bool has_dual_phy(void);
  85. bool has_erratum_a006261(void);
  86. bool has_erratum_a007075(void);
  87. bool has_erratum_a007798(void);
  88. bool has_erratum_a007792(void);
  89. bool has_erratum_a005697(void);
  90. bool has_erratum_a004477(void);
  91. bool has_erratum_a008751(void);
  92. bool has_erratum_a010151(void);
  93. #endif
  94. #endif /*_ASM_FSL_USB_H_ */