fsl_ifc.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __FSL_IFC_H
  8. #define __FSL_IFC_H
  9. #ifdef CONFIG_FSL_IFC
  10. #include <config.h>
  11. #include <common.h>
  12. #define FSL_IFC_V1_1_0 0x01010000
  13. #define FSL_IFC_V2_0_0 0x02000000
  14. #ifdef CONFIG_SYS_FSL_IFC_LE
  15. #define ifc_in32(a) in_le32(a)
  16. #define ifc_out32(a, v) out_le32(a, v)
  17. #define ifc_in16(a) in_le16(a)
  18. #define ifc_out16(a, v) out_le16(a, v)
  19. #elif defined(CONFIG_SYS_FSL_IFC_BE)
  20. #define ifc_in32(a) in_be32(a)
  21. #define ifc_out32(a, v) out_be32(a, v)
  22. #define ifc_in16(a) in_be16(a)
  23. #define ifc_out16(a, v) out_be16(a, v)
  24. #else
  25. #error Neither CONFIG_SYS_FSL_IFC_LE nor CONFIG_SYS_FSL_IFC_BE is defined
  26. #endif
  27. /*
  28. * CSPR - Chip Select Property Register
  29. */
  30. #define CSPR_BA 0xFFFF0000
  31. #define CSPR_BA_SHIFT 16
  32. #define CSPR_PORT_SIZE 0x00000180
  33. #define CSPR_PORT_SIZE_SHIFT 7
  34. /* Port Size 8 bit */
  35. #define CSPR_PORT_SIZE_8 0x00000080
  36. /* Port Size 16 bit */
  37. #define CSPR_PORT_SIZE_16 0x00000100
  38. /* Port Size 32 bit */
  39. #define CSPR_PORT_SIZE_32 0x00000180
  40. /* Write Protect */
  41. #define CSPR_WP 0x00000040
  42. #define CSPR_WP_SHIFT 6
  43. /* Machine Select */
  44. #define CSPR_MSEL 0x00000006
  45. #define CSPR_MSEL_SHIFT 1
  46. /* NOR */
  47. #define CSPR_MSEL_NOR 0x00000000
  48. /* NAND */
  49. #define CSPR_MSEL_NAND 0x00000002
  50. /* GPCM */
  51. #define CSPR_MSEL_GPCM 0x00000004
  52. /* Bank Valid */
  53. #define CSPR_V 0x00000001
  54. #define CSPR_V_SHIFT 0
  55. /* Convert an address into the right format for the CSPR Registers */
  56. #define CSPR_PHYS_ADDR(x) (((uint64_t)x) & 0xffff0000)
  57. /*
  58. * Address Mask Register
  59. */
  60. #define IFC_AMASK_MASK 0xFFFF0000
  61. #define IFC_AMASK_SHIFT 16
  62. #define IFC_AMASK(n) (IFC_AMASK_MASK << \
  63. (__ilog2(n) - IFC_AMASK_SHIFT))
  64. /*
  65. * Chip Select Option Register IFC_NAND Machine
  66. */
  67. /* Enable ECC Encoder */
  68. #define CSOR_NAND_ECC_ENC_EN 0x80000000
  69. #define CSOR_NAND_ECC_MODE_MASK 0x30000000
  70. /* 4 bit correction per 520 Byte sector */
  71. #define CSOR_NAND_ECC_MODE_4 0x00000000
  72. /* 8 bit correction per 528 Byte sector */
  73. #define CSOR_NAND_ECC_MODE_8 0x10000000
  74. /* Enable ECC Decoder */
  75. #define CSOR_NAND_ECC_DEC_EN 0x04000000
  76. /* Row Address Length */
  77. #define CSOR_NAND_RAL_MASK 0x01800000
  78. #define CSOR_NAND_RAL_SHIFT 20
  79. #define CSOR_NAND_RAL_1 0x00000000
  80. #define CSOR_NAND_RAL_2 0x00800000
  81. #define CSOR_NAND_RAL_3 0x01000000
  82. #define CSOR_NAND_RAL_4 0x01800000
  83. /* Page Size 512b, 2k, 4k */
  84. #define CSOR_NAND_PGS_MASK 0x00180000
  85. #define CSOR_NAND_PGS_SHIFT 16
  86. #define CSOR_NAND_PGS_512 0x00000000
  87. #define CSOR_NAND_PGS_2K 0x00080000
  88. #define CSOR_NAND_PGS_4K 0x00100000
  89. #define CSOR_NAND_PGS_8K 0x00180000
  90. /* Spare region Size */
  91. #define CSOR_NAND_SPRZ_MASK 0x0000E000
  92. #define CSOR_NAND_SPRZ_SHIFT 13
  93. #define CSOR_NAND_SPRZ_16 0x00000000
  94. #define CSOR_NAND_SPRZ_64 0x00002000
  95. #define CSOR_NAND_SPRZ_128 0x00004000
  96. #define CSOR_NAND_SPRZ_210 0x00006000
  97. #define CSOR_NAND_SPRZ_218 0x00008000
  98. #define CSOR_NAND_SPRZ_224 0x0000A000
  99. #define CSOR_NAND_SPRZ_CSOR_EXT 0x0000C000
  100. /* Pages Per Block */
  101. #define CSOR_NAND_PB_MASK 0x00000700
  102. #define CSOR_NAND_PB_SHIFT 8
  103. #define CSOR_NAND_PB(n) ((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT)
  104. /* Time for Read Enable High to Output High Impedance */
  105. #define CSOR_NAND_TRHZ_MASK 0x0000001C
  106. #define CSOR_NAND_TRHZ_SHIFT 2
  107. #define CSOR_NAND_TRHZ_20 0x00000000
  108. #define CSOR_NAND_TRHZ_40 0x00000004
  109. #define CSOR_NAND_TRHZ_60 0x00000008
  110. #define CSOR_NAND_TRHZ_80 0x0000000C
  111. #define CSOR_NAND_TRHZ_100 0x00000010
  112. /* Buffer control disable */
  113. #define CSOR_NAND_BCTLD 0x00000001
  114. /*
  115. * Chip Select Option Register - NOR Flash Mode
  116. */
  117. /* Enable Address shift Mode */
  118. #define CSOR_NOR_ADM_SHFT_MODE_EN 0x80000000
  119. /* Page Read Enable from NOR device */
  120. #define CSOR_NOR_PGRD_EN 0x10000000
  121. /* AVD Toggle Enable during Burst Program */
  122. #define CSOR_NOR_AVD_TGL_PGM_EN 0x01000000
  123. /* Address Data Multiplexing Shift */
  124. #define CSOR_NOR_ADM_MASK 0x0003E000
  125. #define CSOR_NOR_ADM_SHIFT_SHIFT 13
  126. #define CSOR_NOR_ADM_SHIFT(n) ((n) << CSOR_NOR_ADM_SHIFT_SHIFT)
  127. /* Type of the NOR device hooked */
  128. #define CSOR_NOR_NOR_MODE_AYSNC_NOR 0x00000000
  129. #define CSOR_NOR_NOR_MODE_AVD_NOR 0x00000020
  130. /* Time for Read Enable High to Output High Impedance */
  131. #define CSOR_NOR_TRHZ_MASK 0x0000001C
  132. #define CSOR_NOR_TRHZ_SHIFT 2
  133. #define CSOR_NOR_TRHZ_20 0x00000000
  134. #define CSOR_NOR_TRHZ_40 0x00000004
  135. #define CSOR_NOR_TRHZ_60 0x00000008
  136. #define CSOR_NOR_TRHZ_80 0x0000000C
  137. #define CSOR_NOR_TRHZ_100 0x00000010
  138. /* Buffer control disable */
  139. #define CSOR_NOR_BCTLD 0x00000001
  140. /*
  141. * Chip Select Option Register - GPCM Mode
  142. */
  143. /* GPCM Mode - Normal */
  144. #define CSOR_GPCM_GPMODE_NORMAL 0x00000000
  145. /* GPCM Mode - GenericASIC */
  146. #define CSOR_GPCM_GPMODE_ASIC 0x80000000
  147. /* Parity Mode odd/even */
  148. #define CSOR_GPCM_PARITY_EVEN 0x40000000
  149. /* Parity Checking enable/disable */
  150. #define CSOR_GPCM_PAR_EN 0x20000000
  151. /* GPCM Timeout Count */
  152. #define CSOR_GPCM_GPTO_MASK 0x0F000000
  153. #define CSOR_GPCM_GPTO_SHIFT 24
  154. #define CSOR_GPCM_GPTO(n) ((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT)
  155. /* GPCM External Access Termination mode for read access */
  156. #define CSOR_GPCM_RGETA_EXT 0x00080000
  157. /* GPCM External Access Termination mode for write access */
  158. #define CSOR_GPCM_WGETA_EXT 0x00040000
  159. /* Address Data Multiplexing Shift */
  160. #define CSOR_GPCM_ADM_MASK 0x0003E000
  161. #define CSOR_GPCM_ADM_SHIFT_SHIFT 13
  162. #define CSOR_GPCM_ADM_SHIFT(n) ((n) << CSOR_GPCM_ADM_SHIFT_SHIFT)
  163. /* Generic ASIC Parity error indication delay */
  164. #define CSOR_GPCM_GAPERRD_MASK 0x00000180
  165. #define CSOR_GPCM_GAPERRD_SHIFT 7
  166. #define CSOR_GPCM_GAPERRD(n) (((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT)
  167. /* Time for Read Enable High to Output High Impedance */
  168. #define CSOR_GPCM_TRHZ_MASK 0x0000001C
  169. #define CSOR_GPCM_TRHZ_20 0x00000000
  170. #define CSOR_GPCM_TRHZ_40 0x00000004
  171. #define CSOR_GPCM_TRHZ_60 0x00000008
  172. #define CSOR_GPCM_TRHZ_80 0x0000000C
  173. #define CSOR_GPCM_TRHZ_100 0x00000010
  174. /* Buffer control disable */
  175. #define CSOR_GPCM_BCTLD 0x00000001
  176. /*
  177. * Flash Timing Registers (FTIM0 - FTIM2_CSn)
  178. */
  179. /*
  180. * FTIM0 - NAND Flash Mode
  181. */
  182. #define FTIM0_NAND 0x7EFF3F3F
  183. #define FTIM0_NAND_TCCST_SHIFT 25
  184. #define FTIM0_NAND_TCCST(n) ((n) << FTIM0_NAND_TCCST_SHIFT)
  185. #define FTIM0_NAND_TWP_SHIFT 16
  186. #define FTIM0_NAND_TWP(n) ((n) << FTIM0_NAND_TWP_SHIFT)
  187. #define FTIM0_NAND_TWCHT_SHIFT 8
  188. #define FTIM0_NAND_TWCHT(n) ((n) << FTIM0_NAND_TWCHT_SHIFT)
  189. #define FTIM0_NAND_TWH_SHIFT 0
  190. #define FTIM0_NAND_TWH(n) ((n) << FTIM0_NAND_TWH_SHIFT)
  191. /*
  192. * FTIM1 - NAND Flash Mode
  193. */
  194. #define FTIM1_NAND 0xFFFF3FFF
  195. #define FTIM1_NAND_TADLE_SHIFT 24
  196. #define FTIM1_NAND_TADLE(n) ((n) << FTIM1_NAND_TADLE_SHIFT)
  197. #define FTIM1_NAND_TWBE_SHIFT 16
  198. #define FTIM1_NAND_TWBE(n) ((n) << FTIM1_NAND_TWBE_SHIFT)
  199. #define FTIM1_NAND_TRR_SHIFT 8
  200. #define FTIM1_NAND_TRR(n) ((n) << FTIM1_NAND_TRR_SHIFT)
  201. #define FTIM1_NAND_TRP_SHIFT 0
  202. #define FTIM1_NAND_TRP(n) ((n) << FTIM1_NAND_TRP_SHIFT)
  203. /*
  204. * FTIM2 - NAND Flash Mode
  205. */
  206. #define FTIM2_NAND 0x1FE1F8FF
  207. #define FTIM2_NAND_TRAD_SHIFT 21
  208. #define FTIM2_NAND_TRAD(n) ((n) << FTIM2_NAND_TRAD_SHIFT)
  209. #define FTIM2_NAND_TREH_SHIFT 11
  210. #define FTIM2_NAND_TREH(n) ((n) << FTIM2_NAND_TREH_SHIFT)
  211. #define FTIM2_NAND_TWHRE_SHIFT 0
  212. #define FTIM2_NAND_TWHRE(n) ((n) << FTIM2_NAND_TWHRE_SHIFT)
  213. /*
  214. * FTIM3 - NAND Flash Mode
  215. */
  216. #define FTIM3_NAND 0xFF000000
  217. #define FTIM3_NAND_TWW_SHIFT 24
  218. #define FTIM3_NAND_TWW(n) ((n) << FTIM3_NAND_TWW_SHIFT)
  219. /*
  220. * FTIM0 - NOR Flash Mode
  221. */
  222. #define FTIM0_NOR 0xF03F3F3F
  223. #define FTIM0_NOR_TACSE_SHIFT 28
  224. #define FTIM0_NOR_TACSE(n) ((n) << FTIM0_NOR_TACSE_SHIFT)
  225. #define FTIM0_NOR_TEADC_SHIFT 16
  226. #define FTIM0_NOR_TEADC(n) ((n) << FTIM0_NOR_TEADC_SHIFT)
  227. #define FTIM0_NOR_TAVDS_SHIFT 8
  228. #define FTIM0_NOR_TAVDS(n) ((n) << FTIM0_NOR_TAVDS_SHIFT)
  229. #define FTIM0_NOR_TEAHC_SHIFT 0
  230. #define FTIM0_NOR_TEAHC(n) ((n) << FTIM0_NOR_TEAHC_SHIFT)
  231. /*
  232. * FTIM1 - NOR Flash Mode
  233. */
  234. #define FTIM1_NOR 0xFF003F3F
  235. #define FTIM1_NOR_TACO_SHIFT 24
  236. #define FTIM1_NOR_TACO(n) ((n) << FTIM1_NOR_TACO_SHIFT)
  237. #define FTIM1_NOR_TRAD_NOR_SHIFT 8
  238. #define FTIM1_NOR_TRAD_NOR(n) ((n) << FTIM1_NOR_TRAD_NOR_SHIFT)
  239. #define FTIM1_NOR_TSEQRAD_NOR_SHIFT 0
  240. #define FTIM1_NOR_TSEQRAD_NOR(n) ((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT)
  241. /*
  242. * FTIM2 - NOR Flash Mode
  243. */
  244. #define FTIM2_NOR 0x0F3CFCFF
  245. #define FTIM2_NOR_TCS_SHIFT 24
  246. #define FTIM2_NOR_TCS(n) ((n) << FTIM2_NOR_TCS_SHIFT)
  247. #define FTIM2_NOR_TCH_SHIFT 18
  248. #define FTIM2_NOR_TCH(n) ((n) << FTIM2_NOR_TCH_SHIFT)
  249. #define FTIM2_NOR_TWPH_SHIFT 10
  250. #define FTIM2_NOR_TWPH(n) ((n) << FTIM2_NOR_TWPH_SHIFT)
  251. #define FTIM2_NOR_TWP_SHIFT 0
  252. #define FTIM2_NOR_TWP(n) ((n) << FTIM2_NOR_TWP_SHIFT)
  253. /*
  254. * FTIM0 - Normal GPCM Mode
  255. */
  256. #define FTIM0_GPCM 0xF03F3F3F
  257. #define FTIM0_GPCM_TACSE_SHIFT 28
  258. #define FTIM0_GPCM_TACSE(n) ((n) << FTIM0_GPCM_TACSE_SHIFT)
  259. #define FTIM0_GPCM_TEADC_SHIFT 16
  260. #define FTIM0_GPCM_TEADC(n) ((n) << FTIM0_GPCM_TEADC_SHIFT)
  261. #define FTIM0_GPCM_TAVDS_SHIFT 8
  262. #define FTIM0_GPCM_TAVDS(n) ((n) << FTIM0_GPCM_TAVDS_SHIFT)
  263. #define FTIM0_GPCM_TEAHC_SHIFT 0
  264. #define FTIM0_GPCM_TEAHC(n) ((n) << FTIM0_GPCM_TEAHC_SHIFT)
  265. /*
  266. * FTIM1 - Normal GPCM Mode
  267. */
  268. #define FTIM1_GPCM 0xFF003F00
  269. #define FTIM1_GPCM_TACO_SHIFT 24
  270. #define FTIM1_GPCM_TACO(n) ((n) << FTIM1_GPCM_TACO_SHIFT)
  271. #define FTIM1_GPCM_TRAD_SHIFT 8
  272. #define FTIM1_GPCM_TRAD(n) ((n) << FTIM1_GPCM_TRAD_SHIFT)
  273. /*
  274. * FTIM2 - Normal GPCM Mode
  275. */
  276. #define FTIM2_GPCM 0x0F3C00FF
  277. #define FTIM2_GPCM_TCS_SHIFT 24
  278. #define FTIM2_GPCM_TCS(n) ((n) << FTIM2_GPCM_TCS_SHIFT)
  279. #define FTIM2_GPCM_TCH_SHIFT 18
  280. #define FTIM2_GPCM_TCH(n) ((n) << FTIM2_GPCM_TCH_SHIFT)
  281. #define FTIM2_GPCM_TWP_SHIFT 0
  282. #define FTIM2_GPCM_TWP(n) ((n) << FTIM2_GPCM_TWP_SHIFT)
  283. /*
  284. * Ready Busy Status Register (RB_STAT)
  285. */
  286. /* CSn is READY */
  287. #define IFC_RB_STAT_READY_CS0 0x80000000
  288. #define IFC_RB_STAT_READY_CS1 0x40000000
  289. #define IFC_RB_STAT_READY_CS2 0x20000000
  290. #define IFC_RB_STAT_READY_CS3 0x10000000
  291. /*
  292. * General Control Register (GCR)
  293. */
  294. #define IFC_GCR_MASK 0x8000F800
  295. /* reset all IFC hardware */
  296. #define IFC_GCR_SOFT_RST_ALL 0x80000000
  297. /* Turnaroud Time of external buffer */
  298. #define IFC_GCR_TBCTL_TRN_TIME 0x0000F800
  299. #define IFC_GCR_TBCTL_TRN_TIME_SHIFT 11
  300. /*
  301. * Common Event and Error Status Register (CM_EVTER_STAT)
  302. */
  303. /* Chip select error */
  304. #define IFC_CM_EVTER_STAT_CSER 0x80000000
  305. /*
  306. * Common Event and Error Enable Register (CM_EVTER_EN)
  307. */
  308. /* Chip select error checking enable */
  309. #define IFC_CM_EVTER_EN_CSEREN 0x80000000
  310. /*
  311. * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN)
  312. */
  313. /* Chip select error interrupt enable */
  314. #define IFC_CM_EVTER_INTR_EN_CSERIREN 0x80000000
  315. /*
  316. * Common Transfer Error Attribute Register-0 (CM_ERATTR0)
  317. */
  318. /* transaction type of error Read/Write */
  319. #define IFC_CM_ERATTR0_ERTYP_READ 0x80000000
  320. #define IFC_CM_ERATTR0_ERAID 0x0FF00000
  321. #define IFC_CM_ERATTR0_ESRCID 0x0000FF00
  322. /*
  323. * Clock Control Register (CCR)
  324. */
  325. #define IFC_CCR_MASK 0x0F0F8800
  326. /* Clock division ratio */
  327. #define IFC_CCR_CLK_DIV_MASK 0x0F000000
  328. #define IFC_CCR_CLK_DIV_SHIFT 24
  329. #define IFC_CCR_CLK_DIV(n) ((n-1) << IFC_CCR_CLK_DIV_SHIFT)
  330. /* IFC Clock Delay */
  331. #define IFC_CCR_CLK_DLY_MASK 0x000F0000
  332. #define IFC_CCR_CLK_DLY_SHIFT 16
  333. #define IFC_CCR_CLK_DLY(n) ((n) << IFC_CCR_CLK_DLY_SHIFT)
  334. /* Invert IFC clock before sending out */
  335. #define IFC_CCR_INV_CLK_EN 0x00008000
  336. /* Fedback IFC Clock */
  337. #define IFC_CCR_FB_IFC_CLK_SEL 0x00000800
  338. /*
  339. * Clock Status Register (CSR)
  340. */
  341. /* Clk is stable */
  342. #define IFC_CSR_CLK_STAT_STABLE 0x80000000
  343. /*
  344. * IFC_NAND Machine Specific Registers
  345. */
  346. /*
  347. * NAND Configuration Register (NCFGR)
  348. */
  349. /* Auto Boot Mode */
  350. #define IFC_NAND_NCFGR_BOOT 0x80000000
  351. /* SRAM INIT EN */
  352. #define IFC_NAND_SRAM_INIT_EN 0x20000000
  353. /* Addressing Mode-ROW0+n/COL0 */
  354. #define IFC_NAND_NCFGR_ADDR_MODE_RC0 0x00000000
  355. /* Addressing Mode-ROW0+n/COL0+n */
  356. #define IFC_NAND_NCFGR_ADDR_MODE_RC1 0x00400000
  357. /* Number of loop iterations of FIR sequences for multi page operations */
  358. #define IFC_NAND_NCFGR_NUM_LOOP_MASK 0x0000F000
  359. #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT 12
  360. #define IFC_NAND_NCFGR_NUM_LOOP(n) ((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT)
  361. /* Number of wait cycles */
  362. #define IFC_NAND_NCFGR_NUM_WAIT_MASK 0x000000FF
  363. #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT 0
  364. /*
  365. * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1)
  366. */
  367. /* General purpose FCM flash command bytes CMD0-CMD7 */
  368. #define IFC_NAND_FCR0_CMD0 0xFF000000
  369. #define IFC_NAND_FCR0_CMD0_SHIFT 24
  370. #define IFC_NAND_FCR0_CMD1 0x00FF0000
  371. #define IFC_NAND_FCR0_CMD1_SHIFT 16
  372. #define IFC_NAND_FCR0_CMD2 0x0000FF00
  373. #define IFC_NAND_FCR0_CMD2_SHIFT 8
  374. #define IFC_NAND_FCR0_CMD3 0x000000FF
  375. #define IFC_NAND_FCR0_CMD3_SHIFT 0
  376. #define IFC_NAND_FCR1_CMD4 0xFF000000
  377. #define IFC_NAND_FCR1_CMD4_SHIFT 24
  378. #define IFC_NAND_FCR1_CMD5 0x00FF0000
  379. #define IFC_NAND_FCR1_CMD5_SHIFT 16
  380. #define IFC_NAND_FCR1_CMD6 0x0000FF00
  381. #define IFC_NAND_FCR1_CMD6_SHIFT 8
  382. #define IFC_NAND_FCR1_CMD7 0x000000FF
  383. #define IFC_NAND_FCR1_CMD7_SHIFT 0
  384. /*
  385. * Flash ROW and COL Address Register (ROWn, COLn)
  386. */
  387. /* Main/spare region locator */
  388. #define IFC_NAND_COL_MS 0x80000000
  389. /* Column Address */
  390. #define IFC_NAND_COL_CA_MASK 0x00000FFF
  391. /*
  392. * NAND Flash Byte Count Register (NAND_BC)
  393. */
  394. /* Byte Count for read/Write */
  395. #define IFC_NAND_BC 0x000001FF
  396. /*
  397. * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2)
  398. */
  399. /* NAND Machine specific opcodes OP0-OP14*/
  400. #define IFC_NAND_FIR0_OP0 0xFC000000
  401. #define IFC_NAND_FIR0_OP0_SHIFT 26
  402. #define IFC_NAND_FIR0_OP1 0x03F00000
  403. #define IFC_NAND_FIR0_OP1_SHIFT 20
  404. #define IFC_NAND_FIR0_OP2 0x000FC000
  405. #define IFC_NAND_FIR0_OP2_SHIFT 14
  406. #define IFC_NAND_FIR0_OP3 0x00003F00
  407. #define IFC_NAND_FIR0_OP3_SHIFT 8
  408. #define IFC_NAND_FIR0_OP4 0x000000FC
  409. #define IFC_NAND_FIR0_OP4_SHIFT 2
  410. #define IFC_NAND_FIR1_OP5 0xFC000000
  411. #define IFC_NAND_FIR1_OP5_SHIFT 26
  412. #define IFC_NAND_FIR1_OP6 0x03F00000
  413. #define IFC_NAND_FIR1_OP6_SHIFT 20
  414. #define IFC_NAND_FIR1_OP7 0x000FC000
  415. #define IFC_NAND_FIR1_OP7_SHIFT 14
  416. #define IFC_NAND_FIR1_OP8 0x00003F00
  417. #define IFC_NAND_FIR1_OP8_SHIFT 8
  418. #define IFC_NAND_FIR1_OP9 0x000000FC
  419. #define IFC_NAND_FIR1_OP9_SHIFT 2
  420. #define IFC_NAND_FIR2_OP10 0xFC000000
  421. #define IFC_NAND_FIR2_OP10_SHIFT 26
  422. #define IFC_NAND_FIR2_OP11 0x03F00000
  423. #define IFC_NAND_FIR2_OP11_SHIFT 20
  424. #define IFC_NAND_FIR2_OP12 0x000FC000
  425. #define IFC_NAND_FIR2_OP12_SHIFT 14
  426. #define IFC_NAND_FIR2_OP13 0x00003F00
  427. #define IFC_NAND_FIR2_OP13_SHIFT 8
  428. #define IFC_NAND_FIR2_OP14 0x000000FC
  429. #define IFC_NAND_FIR2_OP14_SHIFT 2
  430. /*
  431. * Instruction opcodes to be programmed
  432. * in FIR registers- 6bits
  433. */
  434. enum ifc_nand_fir_opcodes {
  435. IFC_FIR_OP_NOP,
  436. IFC_FIR_OP_CA0,
  437. IFC_FIR_OP_CA1,
  438. IFC_FIR_OP_CA2,
  439. IFC_FIR_OP_CA3,
  440. IFC_FIR_OP_RA0,
  441. IFC_FIR_OP_RA1,
  442. IFC_FIR_OP_RA2,
  443. IFC_FIR_OP_RA3,
  444. IFC_FIR_OP_CMD0,
  445. IFC_FIR_OP_CMD1,
  446. IFC_FIR_OP_CMD2,
  447. IFC_FIR_OP_CMD3,
  448. IFC_FIR_OP_CMD4,
  449. IFC_FIR_OP_CMD5,
  450. IFC_FIR_OP_CMD6,
  451. IFC_FIR_OP_CMD7,
  452. IFC_FIR_OP_CW0,
  453. IFC_FIR_OP_CW1,
  454. IFC_FIR_OP_CW2,
  455. IFC_FIR_OP_CW3,
  456. IFC_FIR_OP_CW4,
  457. IFC_FIR_OP_CW5,
  458. IFC_FIR_OP_CW6,
  459. IFC_FIR_OP_CW7,
  460. IFC_FIR_OP_WBCD,
  461. IFC_FIR_OP_RBCD,
  462. IFC_FIR_OP_BTRD,
  463. IFC_FIR_OP_RDSTAT,
  464. IFC_FIR_OP_NWAIT,
  465. IFC_FIR_OP_WFR,
  466. IFC_FIR_OP_SBRD,
  467. IFC_FIR_OP_UA,
  468. IFC_FIR_OP_RB,
  469. };
  470. /*
  471. * NAND Chip Select Register (NAND_CSEL)
  472. */
  473. #define IFC_NAND_CSEL 0x0C000000
  474. #define IFC_NAND_CSEL_SHIFT 26
  475. #define IFC_NAND_CSEL_CS0 0x00000000
  476. #define IFC_NAND_CSEL_CS1 0x04000000
  477. #define IFC_NAND_CSEL_CS2 0x08000000
  478. #define IFC_NAND_CSEL_CS3 0x0C000000
  479. /*
  480. * NAND Operation Sequence Start (NANDSEQ_STRT)
  481. */
  482. /* NAND Flash Operation Start */
  483. #define IFC_NAND_SEQ_STRT_FIR_STRT 0x80000000
  484. /* Automatic Erase */
  485. #define IFC_NAND_SEQ_STRT_AUTO_ERS 0x00800000
  486. /* Automatic Program */
  487. #define IFC_NAND_SEQ_STRT_AUTO_PGM 0x00100000
  488. /* Automatic Copyback */
  489. #define IFC_NAND_SEQ_STRT_AUTO_CPB 0x00020000
  490. /* Automatic Read Operation */
  491. #define IFC_NAND_SEQ_STRT_AUTO_RD 0x00004000
  492. /* Automatic Status Read */
  493. #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD 0x00000800
  494. /*
  495. * NAND Event and Error Status Register (NAND_EVTER_STAT)
  496. */
  497. /* Operation Complete */
  498. #define IFC_NAND_EVTER_STAT_OPC 0x80000000
  499. /* Flash Timeout Error */
  500. #define IFC_NAND_EVTER_STAT_FTOER 0x08000000
  501. /* Write Protect Error */
  502. #define IFC_NAND_EVTER_STAT_WPER 0x04000000
  503. /* ECC Error */
  504. #define IFC_NAND_EVTER_STAT_ECCER 0x02000000
  505. /* RCW Load Done */
  506. #define IFC_NAND_EVTER_STAT_RCW_DN 0x00008000
  507. /* Boot Loadr Done */
  508. #define IFC_NAND_EVTER_STAT_BOOT_DN 0x00004000
  509. /* Bad Block Indicator search select */
  510. #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE 0x00000800
  511. /*
  512. * NAND Flash Page Read Completion Event Status Register
  513. * (PGRDCMPL_EVT_STAT)
  514. */
  515. #define PGRDCMPL_EVT_STAT_MASK 0xFFFF0000
  516. /* Small Page 0-15 Done */
  517. #define PGRDCMPL_EVT_STAT_SECTION_SP(n) (1 << (31 - (n)))
  518. /* Large Page(2K) 0-3 Done */
  519. #define PGRDCMPL_EVT_STAT_LP_2K(n) (0xF << (28 - (n)*4))
  520. /* Large Page(4K) 0-1 Done */
  521. #define PGRDCMPL_EVT_STAT_LP_4K(n) (0xFF << (24 - (n)*8))
  522. /*
  523. * NAND Event and Error Enable Register (NAND_EVTER_EN)
  524. */
  525. /* Operation complete event enable */
  526. #define IFC_NAND_EVTER_EN_OPC_EN 0x80000000
  527. /* Page read complete event enable */
  528. #define IFC_NAND_EVTER_EN_PGRDCMPL_EN 0x20000000
  529. /* Flash Timeout error enable */
  530. #define IFC_NAND_EVTER_EN_FTOER_EN 0x08000000
  531. /* Write Protect error enable */
  532. #define IFC_NAND_EVTER_EN_WPER_EN 0x04000000
  533. /* ECC error logging enable */
  534. #define IFC_NAND_EVTER_EN_ECCER_EN 0x02000000
  535. /*
  536. * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN)
  537. */
  538. /* Enable interrupt for operation complete */
  539. #define IFC_NAND_EVTER_INTR_OPCIR_EN 0x80000000
  540. /* Enable interrupt for Page read complete */
  541. #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN 0x20000000
  542. /* Enable interrupt for Flash timeout error */
  543. #define IFC_NAND_EVTER_INTR_FTOERIR_EN 0x08000000
  544. /* Enable interrupt for Write protect error */
  545. #define IFC_NAND_EVTER_INTR_WPERIR_EN 0x04000000
  546. /* Enable interrupt for ECC error*/
  547. #define IFC_NAND_EVTER_INTR_ECCERIR_EN 0x02000000
  548. /*
  549. * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0)
  550. */
  551. #define IFC_NAND_ERATTR0_MASK 0x0C080000
  552. /* Error on CS0-3 for NAND */
  553. #define IFC_NAND_ERATTR0_ERCS_CS0 0x00000000
  554. #define IFC_NAND_ERATTR0_ERCS_CS1 0x04000000
  555. #define IFC_NAND_ERATTR0_ERCS_CS2 0x08000000
  556. #define IFC_NAND_ERATTR0_ERCS_CS3 0x0C000000
  557. /* Transaction type of error Read/Write */
  558. #define IFC_NAND_ERATTR0_ERTTYPE_READ 0x00080000
  559. /*
  560. * NAND Flash Status Register (NAND_FSR)
  561. */
  562. /* First byte of data read from read status op */
  563. #define IFC_NAND_NFSR_RS0 0xFF000000
  564. /* Second byte of data read from read status op */
  565. #define IFC_NAND_NFSR_RS1 0x00FF0000
  566. /*
  567. * ECC Error Status Registers (ECCSTAT0-ECCSTAT3)
  568. */
  569. /* Number of ECC errors on sector n (n = 0-15) */
  570. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK 0x0F000000
  571. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT 24
  572. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK 0x000F0000
  573. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT 16
  574. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK 0x00000F00
  575. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT 8
  576. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK 0x0000000F
  577. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT 0
  578. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK 0x0F000000
  579. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT 24
  580. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK 0x000F0000
  581. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT 16
  582. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK 0x00000F00
  583. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT 8
  584. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK 0x0000000F
  585. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT 0
  586. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK 0x0F000000
  587. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT 24
  588. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK 0x000F0000
  589. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT 16
  590. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK 0x00000F00
  591. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT 8
  592. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK 0x0000000F
  593. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT 0
  594. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK 0x0F000000
  595. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT 24
  596. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK 0x000F0000
  597. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT 16
  598. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK 0x00000F00
  599. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT 8
  600. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK 0x0000000F
  601. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT 0
  602. /*
  603. * NAND Control Register (NANDCR)
  604. */
  605. #define IFC_NAND_NCR_FTOCNT_MASK 0x1E000000
  606. #define IFC_NAND_NCR_FTOCNT_SHIFT 25
  607. #define IFC_NAND_NCR_FTOCNT(n) ((_ilog2(n) - 8) << IFC_NAND_NCR_FTOCNT_SHIFT)
  608. /*
  609. * NAND_AUTOBOOT_TRGR
  610. */
  611. /* Trigger RCW load */
  612. #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD 0x80000000
  613. /* Trigget Auto Boot */
  614. #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD 0x20000000
  615. /*
  616. * NAND_MDR
  617. */
  618. /* 1st read data byte when opcode SBRD */
  619. #define IFC_NAND_MDR_RDATA0 0xFF000000
  620. /* 2nd read data byte when opcode SBRD */
  621. #define IFC_NAND_MDR_RDATA1 0x00FF0000
  622. /*
  623. * NOR Machine Specific Registers
  624. */
  625. /*
  626. * NOR Event and Error Status Register (NOR_EVTER_STAT)
  627. */
  628. /* NOR Command Sequence Operation Complete */
  629. #define IFC_NOR_EVTER_STAT_OPC_NOR 0x80000000
  630. /* Write Protect Error */
  631. #define IFC_NOR_EVTER_STAT_WPER 0x04000000
  632. /* Command Sequence Timeout Error */
  633. #define IFC_NOR_EVTER_STAT_STOER 0x01000000
  634. /*
  635. * NOR Event and Error Enable Register (NOR_EVTER_EN)
  636. */
  637. /* NOR Command Seq complete event enable */
  638. #define IFC_NOR_EVTER_EN_OPCEN_NOR 0x80000000
  639. /* Write Protect Error Checking Enable */
  640. #define IFC_NOR_EVTER_EN_WPEREN 0x04000000
  641. /* Timeout Error Enable */
  642. #define IFC_NOR_EVTER_EN_STOEREN 0x01000000
  643. /*
  644. * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN)
  645. */
  646. /* Enable interrupt for OPC complete */
  647. #define IFC_NOR_EVTER_INTR_OPCEN_NOR 0x80000000
  648. /* Enable interrupt for write protect error */
  649. #define IFC_NOR_EVTER_INTR_WPEREN 0x04000000
  650. /* Enable interrupt for timeout error */
  651. #define IFC_NOR_EVTER_INTR_STOEREN 0x01000000
  652. /*
  653. * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0)
  654. */
  655. /* Source ID for error transaction */
  656. #define IFC_NOR_ERATTR0_ERSRCID 0xFF000000
  657. /* AXI ID for error transation */
  658. #define IFC_NOR_ERATTR0_ERAID 0x000FF000
  659. /* Chip select corresponds to NOR error */
  660. #define IFC_NOR_ERATTR0_ERCS_CS0 0x00000000
  661. #define IFC_NOR_ERATTR0_ERCS_CS1 0x00000010
  662. #define IFC_NOR_ERATTR0_ERCS_CS2 0x00000020
  663. #define IFC_NOR_ERATTR0_ERCS_CS3 0x00000030
  664. /* Type of transaction read/write */
  665. #define IFC_NOR_ERATTR0_ERTYPE_READ 0x00000001
  666. /*
  667. * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2)
  668. */
  669. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP 0x000F0000
  670. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER 0x00000F00
  671. /*
  672. * NOR Control Register (NORCR)
  673. */
  674. #define IFC_NORCR_MASK 0x0F0F0000
  675. /* No. of Address/Data Phase */
  676. #define IFC_NORCR_NUM_PHASE_MASK 0x0F000000
  677. #define IFC_NORCR_NUM_PHASE_SHIFT 24
  678. #define IFC_NORCR_NUM_PHASE(n) ((n-1) << IFC_NORCR_NUM_PHASE_SHIFT)
  679. /* Sequence Timeout Count */
  680. #define IFC_NORCR_STOCNT_MASK 0x000F0000
  681. #define IFC_NORCR_STOCNT_SHIFT 16
  682. #define IFC_NORCR_STOCNT(n) ((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT)
  683. /*
  684. * GPCM Machine specific registers
  685. */
  686. /*
  687. * GPCM Event and Error Status Register (GPCM_EVTER_STAT)
  688. */
  689. /* Timeout error */
  690. #define IFC_GPCM_EVTER_STAT_TOER 0x04000000
  691. /* Parity error */
  692. #define IFC_GPCM_EVTER_STAT_PER 0x01000000
  693. /*
  694. * GPCM Event and Error Enable Register (GPCM_EVTER_EN)
  695. */
  696. /* Timeout error enable */
  697. #define IFC_GPCM_EVTER_EN_TOER_EN 0x04000000
  698. /* Parity error enable */
  699. #define IFC_GPCM_EVTER_EN_PER_EN 0x01000000
  700. /*
  701. * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN)
  702. */
  703. /* Enable Interrupt for timeout error */
  704. #define IFC_GPCM_EEIER_TOERIR_EN 0x04000000
  705. /* Enable Interrupt for Parity error */
  706. #define IFC_GPCM_EEIER_PERIR_EN 0x01000000
  707. /*
  708. * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0)
  709. */
  710. /* Source ID for error transaction */
  711. #define IFC_GPCM_ERATTR0_ERSRCID 0xFF000000
  712. /* AXI ID for error transaction */
  713. #define IFC_GPCM_ERATTR0_ERAID 0x000FF000
  714. /* Chip select corresponds to GPCM error */
  715. #define IFC_GPCM_ERATTR0_ERCS_CS0 0x00000000
  716. #define IFC_GPCM_ERATTR0_ERCS_CS1 0x00000040
  717. #define IFC_GPCM_ERATTR0_ERCS_CS2 0x00000080
  718. #define IFC_GPCM_ERATTR0_ERCS_CS3 0x000000C0
  719. /* Type of transaction read/Write */
  720. #define IFC_GPCM_ERATTR0_ERTYPE_READ 0x00000001
  721. /*
  722. * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2)
  723. */
  724. /* On which beat of address/data parity error is observed */
  725. #define IFC_GPCM_ERATTR2_PERR_BEAT 0x00000C00
  726. /* Parity Error on byte */
  727. #define IFC_GPCM_ERATTR2_PERR_BYTE 0x000000F0
  728. /* Parity Error reported in addr or data phase */
  729. #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE 0x00000001
  730. /*
  731. * GPCM Status Register (GPCM_STAT)
  732. */
  733. #define IFC_GPCM_STAT_BSY 0x80000000 /* GPCM is busy */
  734. #ifndef __ASSEMBLY__
  735. #include <asm/io.h>
  736. extern void print_ifc_regs(void);
  737. extern void init_early_memctl_regs(void);
  738. void init_final_memctl_regs(void);
  739. #define IFC_RREGS_4KOFFSET (4*1024)
  740. #define IFC_RREGS_64KOFFSET (64*1024)
  741. #define IFC_FCM_BASE_ADDR \
  742. ((struct fsl_ifc_fcm *)CONFIG_SYS_IFC_ADDR)
  743. #define get_ifc_cspr_ext(i) \
  744. (ifc_in32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr_ext))
  745. #define get_ifc_cspr(i) \
  746. (ifc_in32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr))
  747. #define get_ifc_csor_ext(i) \
  748. (ifc_in32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor_ext))
  749. #define get_ifc_csor(i) \
  750. (ifc_in32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor))
  751. #define get_ifc_amask(i) \
  752. (ifc_in32(&(IFC_FCM_BASE_ADDR)->amask_cs[i].amask))
  753. #define get_ifc_ftim(i, j) \
  754. (ifc_in32(&(IFC_FCM_BASE_ADDR)->ftim_cs[i].ftim[j]))
  755. #define set_ifc_cspr_ext(i, v) \
  756. (ifc_out32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr_ext, v))
  757. #define set_ifc_cspr(i, v) \
  758. (ifc_out32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr, v))
  759. #define set_ifc_csor_ext(i, v) \
  760. (ifc_out32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor_ext, v))
  761. #define set_ifc_csor(i, v) \
  762. (ifc_out32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor, v))
  763. #define set_ifc_amask(i, v) \
  764. (ifc_out32(&(IFC_FCM_BASE_ADDR)->amask_cs[i].amask, v))
  765. #define set_ifc_ftim(i, j, v) \
  766. (ifc_out32(&(IFC_FCM_BASE_ADDR)->ftim_cs[i].ftim[j], v))
  767. enum ifc_chip_sel {
  768. IFC_CS0,
  769. IFC_CS1,
  770. IFC_CS2,
  771. IFC_CS3,
  772. IFC_CS4,
  773. IFC_CS5,
  774. IFC_CS6,
  775. IFC_CS7,
  776. };
  777. enum ifc_ftims {
  778. IFC_FTIM0,
  779. IFC_FTIM1,
  780. IFC_FTIM2,
  781. IFC_FTIM3,
  782. };
  783. /*
  784. * IFC Controller NAND Machine registers
  785. */
  786. struct fsl_ifc_nand {
  787. u32 ncfgr;
  788. u32 res1[0x4];
  789. u32 nand_fcr0;
  790. u32 nand_fcr1;
  791. u32 res2[0x8];
  792. u32 row0;
  793. u32 res3;
  794. u32 col0;
  795. u32 res4;
  796. u32 row1;
  797. u32 res5;
  798. u32 col1;
  799. u32 res6;
  800. u32 row2;
  801. u32 res7;
  802. u32 col2;
  803. u32 res8;
  804. u32 row3;
  805. u32 res9;
  806. u32 col3;
  807. u32 res10[0x24];
  808. u32 nand_fbcr;
  809. u32 res11;
  810. u32 nand_fir0;
  811. u32 nand_fir1;
  812. u32 nand_fir2;
  813. u32 res12[0x10];
  814. u32 nand_csel;
  815. u32 res13;
  816. u32 nandseq_strt;
  817. u32 res14;
  818. u32 nand_evter_stat;
  819. u32 res15;
  820. u32 pgrdcmpl_evt_stat;
  821. u32 res16[0x2];
  822. u32 nand_evter_en;
  823. u32 res17[0x2];
  824. u32 nand_evter_intr_en;
  825. u32 nand_vol_addr_stat;
  826. u32 res18;
  827. u32 nand_erattr0;
  828. u32 nand_erattr1;
  829. u32 res19[0x10];
  830. u32 nand_fsr;
  831. u32 res20[0x3];
  832. u32 nand_eccstat[6];
  833. u32 res21[0x1c];
  834. u32 nanndcr;
  835. u32 res22[0x2];
  836. u32 nand_autoboot_trgr;
  837. u32 res23;
  838. u32 nand_mdr;
  839. u32 res24[0x1c];
  840. u32 nand_dll_lowcfg0;
  841. u32 nand_dll_lowcfg1;
  842. u32 res25;
  843. u32 nand_dll_lowstat;
  844. u32 res26[0x3C];
  845. };
  846. /*
  847. * IFC controller NOR Machine registers
  848. */
  849. struct fsl_ifc_nor {
  850. u32 nor_evter_stat;
  851. u32 res1[0x2];
  852. u32 nor_evter_en;
  853. u32 res2[0x2];
  854. u32 nor_evter_intr_en;
  855. u32 res3[0x2];
  856. u32 nor_erattr0;
  857. u32 nor_erattr1;
  858. u32 nor_erattr2;
  859. u32 res4[0x4];
  860. u32 norcr;
  861. u32 res5[0xEF];
  862. };
  863. /*
  864. * IFC controller GPCM Machine registers
  865. */
  866. struct fsl_ifc_gpcm {
  867. u32 gpcm_evter_stat;
  868. u32 res1[0x2];
  869. u32 gpcm_evter_en;
  870. u32 res2[0x2];
  871. u32 gpcm_evter_intr_en;
  872. u32 res3[0x2];
  873. u32 gpcm_erattr0;
  874. u32 gpcm_erattr1;
  875. u32 gpcm_erattr2;
  876. u32 gpcm_stat;
  877. };
  878. #ifdef CONFIG_SYS_FSL_IFC_BANK_COUNT
  879. #if (CONFIG_SYS_FSL_IFC_BANK_COUNT <= 8)
  880. #define IFC_CSPR_REG_LEN 148
  881. #define IFC_AMASK_REG_LEN 144
  882. #define IFC_CSOR_REG_LEN 144
  883. #define IFC_FTIM_REG_LEN 576
  884. #define IFC_CSPR_USED_LEN sizeof(struct fsl_ifc_cspr) * \
  885. CONFIG_SYS_FSL_IFC_BANK_COUNT
  886. #define IFC_AMASK_USED_LEN sizeof(struct fsl_ifc_amask) * \
  887. CONFIG_SYS_FSL_IFC_BANK_COUNT
  888. #define IFC_CSOR_USED_LEN sizeof(struct fsl_ifc_csor) * \
  889. CONFIG_SYS_FSL_IFC_BANK_COUNT
  890. #define IFC_FTIM_USED_LEN sizeof(struct fsl_ifc_ftim) * \
  891. CONFIG_SYS_FSL_IFC_BANK_COUNT
  892. #else
  893. #error IFC BANK count not vaild
  894. #endif
  895. #else
  896. #error IFC BANK count not defined
  897. #endif
  898. struct fsl_ifc_cspr {
  899. u32 cspr_ext;
  900. u32 cspr;
  901. u32 res;
  902. };
  903. struct fsl_ifc_amask {
  904. u32 amask;
  905. u32 res[0x2];
  906. };
  907. struct fsl_ifc_csor {
  908. u32 csor;
  909. u32 csor_ext;
  910. u32 res;
  911. };
  912. struct fsl_ifc_ftim {
  913. u32 ftim[4];
  914. u32 res[0x8];
  915. };
  916. /*
  917. * IFC Controller Global Registers
  918. * FCM - Flash control machine
  919. */
  920. struct fsl_ifc_fcm {
  921. u32 ifc_rev;
  922. u32 res1[0x2];
  923. struct fsl_ifc_cspr cspr_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  924. u8 res2[IFC_CSPR_REG_LEN - IFC_CSPR_USED_LEN];
  925. struct fsl_ifc_amask amask_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  926. u8 res3[IFC_AMASK_REG_LEN - IFC_AMASK_USED_LEN];
  927. struct fsl_ifc_csor csor_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  928. u8 res4[IFC_CSOR_REG_LEN - IFC_CSOR_USED_LEN];
  929. struct fsl_ifc_ftim ftim_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
  930. u8 res5[IFC_FTIM_REG_LEN - IFC_FTIM_USED_LEN];
  931. u32 rb_stat;
  932. u32 rb_map;
  933. u32 wp_map;
  934. u32 ifc_gcr;
  935. u32 res7[0x2];
  936. u32 cm_evter_stat;
  937. u32 res8[0x2];
  938. u32 cm_evter_en;
  939. u32 res9[0x2];
  940. u32 cm_evter_intr_en;
  941. u32 res10[0x2];
  942. u32 cm_erattr0;
  943. u32 cm_erattr1;
  944. u32 res11[0x2];
  945. u32 ifc_ccr;
  946. u32 ifc_csr;
  947. u32 ddr_ccr_low;
  948. };
  949. struct fsl_ifc_runtime {
  950. struct fsl_ifc_nand ifc_nand;
  951. struct fsl_ifc_nor ifc_nor;
  952. struct fsl_ifc_gpcm ifc_gpcm;
  953. };
  954. struct fsl_ifc {
  955. struct fsl_ifc_fcm *gregs;
  956. struct fsl_ifc_runtime *rregs;
  957. };
  958. #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  959. #undef CSPR_MSEL_NOR
  960. #define CSPR_MSEL_NOR CSPR_MSEL_GPCM
  961. #endif
  962. #endif /* CONFIG_FSL_IFC */
  963. #endif /* __ASSEMBLY__ */
  964. #endif /* __FSL_IFC_H */