rk3036-cru.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright (c) 2014 MundoReader S.L.
  3. * Author: Heiko Stuebner <heiko@sntech.de>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3036_H
  8. #define _DT_BINDINGS_CLK_ROCKCHIP_RK3036_H
  9. /* core clocks */
  10. #define PLL_APLL 1
  11. #define PLL_DPLL 2
  12. #define PLL_GPLL 3
  13. #define ARMCLK 4
  14. /* sclk gates (special clocks) */
  15. #define SCLK_GPU 64
  16. #define SCLK_SPI 65
  17. #define SCLK_SDMMC 68
  18. #define SCLK_SDIO 69
  19. #define SCLK_EMMC 71
  20. #define SCLK_NANDC 76
  21. #define SCLK_UART0 77
  22. #define SCLK_UART1 78
  23. #define SCLK_UART2 79
  24. #define SCLK_I2S 82
  25. #define SCLK_SPDIF 83
  26. #define SCLK_TIMER0 85
  27. #define SCLK_TIMER1 86
  28. #define SCLK_TIMER2 87
  29. #define SCLK_TIMER3 88
  30. #define SCLK_OTGPHY0 93
  31. #define SCLK_LCDC 100
  32. #define SCLK_HDMI 109
  33. #define SCLK_HEVC 111
  34. #define SCLK_I2S_OUT 113
  35. #define SCLK_SDMMC_DRV 114
  36. #define SCLK_SDIO_DRV 115
  37. #define SCLK_EMMC_DRV 117
  38. #define SCLK_SDMMC_SAMPLE 118
  39. #define SCLK_SDIO_SAMPLE 119
  40. #define SCLK_EMMC_SAMPLE 121
  41. #define SCLK_PVTM_CORE 123
  42. #define SCLK_PVTM_GPU 124
  43. #define SCLK_PVTM_VIDEO 125
  44. #define SCLK_MAC 151
  45. #define SCLK_MACREF 152
  46. #define SCLK_SFC 160
  47. #define DCLK_LCDC 190
  48. /* aclk gates */
  49. #define ACLK_DMAC2 194
  50. #define ACLK_LCDC 197
  51. #define ACLK_VIO 203
  52. #define ACLK_VCODEC 208
  53. #define ACLK_CPU 209
  54. #define ACLK_PERI 210
  55. /* pclk gates */
  56. #define PCLK_GPIO0 320
  57. #define PCLK_GPIO1 321
  58. #define PCLK_GPIO2 322
  59. #define PCLK_GRF 329
  60. #define PCLK_I2C0 332
  61. #define PCLK_I2C1 333
  62. #define PCLK_I2C2 334
  63. #define PCLK_SPI 338
  64. #define PCLK_UART0 341
  65. #define PCLK_UART1 342
  66. #define PCLK_UART2 343
  67. #define PCLK_PWM 350
  68. #define PCLK_TIMER 353
  69. #define PCLK_HDMI 360
  70. #define PCLK_CPU 362
  71. #define PCLK_PERI 363
  72. #define PCLK_DDRUPCTL 364
  73. #define PCLK_WDT 368
  74. /* hclk gates */
  75. #define HCLK_OTG0 449
  76. #define HCLK_OTG1 450
  77. #define HCLK_NANDC 453
  78. #define HCLK_SDMMC 456
  79. #define HCLK_SDIO 457
  80. #define HCLK_EMMC 459
  81. #define HCLK_I2S 462
  82. #define HCLK_LCDC 465
  83. #define HCLK_ROM 467
  84. #define HCLK_VIO_BUS 472
  85. #define HCLK_VCODEC 476
  86. #define HCLK_CPU 477
  87. #define HCLK_PERI 478
  88. #define CLK_NR_CLKS (HCLK_PERI + 1)
  89. /* soft-reset indices */
  90. #define SRST_CORE0 0
  91. #define SRST_CORE1 1
  92. #define SRST_CORE0_DBG 4
  93. #define SRST_CORE1_DBG 5
  94. #define SRST_CORE0_POR 8
  95. #define SRST_CORE1_POR 9
  96. #define SRST_L2C 12
  97. #define SRST_TOPDBG 13
  98. #define SRST_STRC_SYS_A 14
  99. #define SRST_PD_CORE_NIU 15
  100. #define SRST_TIMER2 16
  101. #define SRST_CPUSYS_H 17
  102. #define SRST_AHB2APB_H 19
  103. #define SRST_TIMER3 20
  104. #define SRST_INTMEM 21
  105. #define SRST_ROM 22
  106. #define SRST_PERI_NIU 23
  107. #define SRST_I2S 24
  108. #define SRST_DDR_PLL 25
  109. #define SRST_GPU_DLL 26
  110. #define SRST_TIMER0 27
  111. #define SRST_TIMER1 28
  112. #define SRST_CORE_DLL 29
  113. #define SRST_EFUSE_P 30
  114. #define SRST_ACODEC_P 31
  115. #define SRST_GPIO0 32
  116. #define SRST_GPIO1 33
  117. #define SRST_GPIO2 34
  118. #define SRST_UART0 39
  119. #define SRST_UART1 40
  120. #define SRST_UART2 41
  121. #define SRST_I2C0 43
  122. #define SRST_I2C1 44
  123. #define SRST_I2C2 45
  124. #define SRST_SFC 47
  125. #define SRST_PWM0 48
  126. #define SRST_DAP 51
  127. #define SRST_DAP_SYS 52
  128. #define SRST_GRF 55
  129. #define SRST_PERIPHSYS_A 57
  130. #define SRST_PERIPHSYS_H 58
  131. #define SRST_PERIPHSYS_P 59
  132. #define SRST_CPU_PERI 61
  133. #define SRST_EMEM_PERI 62
  134. #define SRST_USB_PERI 63
  135. #define SRST_DMA2 64
  136. #define SRST_MAC 66
  137. #define SRST_NANDC 68
  138. #define SRST_USBOTG0 69
  139. #define SRST_OTGC0 71
  140. #define SRST_USBOTG1 72
  141. #define SRST_OTGC1 74
  142. #define SRST_DDRMSCH 79
  143. #define SRST_MMC0 81
  144. #define SRST_SDIO 82
  145. #define SRST_EMMC 83
  146. #define SRST_SPI0 84
  147. #define SRST_WDT 86
  148. #define SRST_DDRPHY 88
  149. #define SRST_DDRPHY_P 89
  150. #define SRST_DDRCTRL 90
  151. #define SRST_DDRCTRL_P 91
  152. #define SRST_HDMI_P 96
  153. #define SRST_VIO_BUS_H 99
  154. #define SRST_UTMI0 103
  155. #define SRST_UTMI1 104
  156. #define SRST_USBPOR 105
  157. #define SRST_VCODEC_A 112
  158. #define SRST_VCODEC_H 113
  159. #define SRST_VIO1_A 114
  160. #define SRST_HEVC 115
  161. #define SRST_VCODEC_NIU_A 116
  162. #define SRST_LCDC1_A 117
  163. #define SRST_LCDC1_H 118
  164. #define SRST_LCDC1_D 119
  165. #define SRST_GPU 120
  166. #define SRST_GPU_NIU_A 122
  167. #define SRST_DBG_P 131
  168. #endif