xtfpga.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright (C) 2007-2013 Tensilica, Inc.
  3. * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. #include <asm/arch/core.h>
  10. #include <asm/addrspace.h>
  11. #include <asm/config.h>
  12. /*
  13. * The 'xtfpga' board describes a set of very similar boards with only minimal
  14. * differences.
  15. */
  16. /*=====================*/
  17. /* Board and Processor */
  18. /*=====================*/
  19. #define CONFIG_XTFPGA
  20. /* FPGA CPU freq after init */
  21. #define CONFIG_SYS_CLK_FREQ (gd->cpu_clk)
  22. /*===================*/
  23. /* RAM Layout */
  24. /*===================*/
  25. #if XCHAL_HAVE_PTP_MMU
  26. #define CONFIG_SYS_MEMORY_BASE \
  27. (XCHAL_VECBASE_RESET_VADDR - XCHAL_VECBASE_RESET_PADDR)
  28. #define CONFIG_SYS_IO_BASE 0xf0000000
  29. #else
  30. #define CONFIG_SYS_MEMORY_BASE 0x60000000
  31. #define CONFIG_SYS_IO_BASE 0x90000000
  32. #define CONFIG_MAX_MEM_MAPPED 0x10000000
  33. #endif
  34. /* Onboard RAM sizes:
  35. *
  36. * LX60 0x04000000 64 MB
  37. * LX110 0x03000000 48 MB
  38. * LX200 0x06000000 96 MB
  39. * ML605 0x18000000 384 MB
  40. * KC705 0x38000000 896 MB
  41. *
  42. * noMMU configurations can only see first 256MB of onboard memory.
  43. */
  44. #if XCHAL_HAVE_PTP_MMU || CONFIG_BOARD_SDRAM_SIZE < 0x10000000
  45. #define CONFIG_SYS_SDRAM_SIZE CONFIG_BOARD_SDRAM_SIZE
  46. #else
  47. #define CONFIG_SYS_SDRAM_SIZE 0x10000000
  48. #endif
  49. #define CONFIG_SYS_SDRAM_BASE MEMADDR(0x00000000)
  50. /* Lx60 can only map 128kb memory (instead of 256kb) when running under OCD */
  51. #ifdef CONFIG_XTFPGA_LX60
  52. # define CONFIG_SYS_MONITOR_LEN 0x00020000 /* 128KB */
  53. #else
  54. # define CONFIG_SYS_MONITOR_LEN 0x00040000 /* 256KB */
  55. #endif
  56. #define CONFIG_SYS_STACKSIZE (512 << 10) /* stack 512KB */
  57. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* heap 256KB */
  58. /* Linux boot param area in RAM (used only when booting linux) */
  59. #define CONFIG_SYS_BOOTPARAMS_LEN (64 << 10)
  60. /* Memory test is destructive so default must not overlap vectors or U-Boot*/
  61. #define CONFIG_SYS_MEMTEST_START MEMADDR(0x01000000)
  62. #define CONFIG_SYS_MEMTEST_END MEMADDR(0x02000000)
  63. /* Load address for stand-alone applications.
  64. * MEMADDR cannot be used here, because the definition needs to be
  65. * a plain number as it's used as -Ttext argument for ld in standalone
  66. * example makefile.
  67. * Handle noMMU vs MMUv2 vs MMUv3 distinction here manually.
  68. */
  69. #if XCHAL_HAVE_PTP_MMU
  70. #if XCHAL_VECBASE_RESET_VADDR == XCHAL_VECBASE_RESET_PADDR
  71. #define CONFIG_STANDALONE_LOAD_ADDR 0x00800000
  72. #else
  73. #define CONFIG_STANDALONE_LOAD_ADDR 0xd0800000
  74. #endif
  75. #else
  76. #define CONFIG_STANDALONE_LOAD_ADDR 0x60800000
  77. #endif
  78. #if defined(CONFIG_MAX_MEM_MAPPED) && \
  79. CONFIG_MAX_MEM_MAPPED < CONFIG_SYS_SDRAM_SIZE
  80. #define CONFIG_SYS_MEMORY_SIZE CONFIG_MAX_MEM_MAPPED
  81. #else
  82. #define CONFIG_SYS_MEMORY_SIZE CONFIG_SYS_SDRAM_SIZE
  83. #endif
  84. #define CONFIG_SYS_MEMORY_TOP MEMADDR(CONFIG_SYS_MEMORY_SIZE)
  85. #define CONFIG_SYS_TEXT_ADDR \
  86. (CONFIG_SYS_MEMORY_TOP - CONFIG_SYS_MONITOR_LEN)
  87. /* Used by tftpboot; env var 'loadaddr' */
  88. #define CONFIG_SYS_LOAD_ADDR MEMADDR(0x02000000)
  89. /*==============================*/
  90. /* U-Boot general configuration */
  91. /*==============================*/
  92. #undef CONFIG_USE_IRQ /* Keep it simple, poll only */
  93. #define CONFIG_BOARD_POSTCLK_INIT
  94. #define CONFIG_MISC_INIT_R
  95. #define CONFIG_BOOTFILE "uImage"
  96. /* Console I/O Buffer Size */
  97. #define CONFIG_SYS_CBSIZE 1024
  98. /* Prt buf */
  99. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  100. sizeof(CONFIG_SYS_PROMPT) + 16)
  101. /* max number of command args */
  102. #define CONFIG_SYS_MAXARGS 16
  103. /* Boot Argument Buffer Size */
  104. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  105. /*=================*/
  106. /* U-Boot commands */
  107. /*=================*/
  108. #define CONFIG_CMD_DIAG
  109. #define CONFIG_CMD_SAVES
  110. /*==============================*/
  111. /* U-Boot autoboot configuration */
  112. /*==============================*/
  113. #define CONFIG_BOOT_RETRY_TIME 60 /* retry after 60 secs */
  114. #define CONFIG_AUTO_COMPLETE /* Support tab autocompletion */
  115. #define CONFIG_CMDLINE_EDITING
  116. #define CONFIG_SYS_LONGHELP
  117. #define CONFIG_CRC32_VERIFY
  118. #define CONFIG_MX_CYCLIC
  119. #define CONFIG_SHOW_BOOT_PROGRESS
  120. #ifdef DEBUG
  121. #define CONFIG_PANIC_HANG 1 /* Require manual reboot */
  122. #endif
  123. /*=========================================*/
  124. /* FPGA Registers (board info and control) */
  125. /*=========================================*/
  126. /*
  127. * These assume FPGA bitstreams from Tensilica release RB and up. Earlier
  128. * releases may not provide any/all of these registers or at these offsets.
  129. * Some of the FPGA registers are broken down into bitfields described by
  130. * SHIFT left amount and field WIDTH (bits), and also by a bitMASK.
  131. */
  132. /* Date of FPGA bitstream build in binary coded decimal (BCD) */
  133. #define CONFIG_SYS_FPGAREG_DATE IOADDR(0x0D020000)
  134. #define FPGAREG_MTH_SHIFT 24 /* BCD month 1..12 */
  135. #define FPGAREG_MTH_WIDTH 8
  136. #define FPGAREG_MTH_MASK 0xFF000000
  137. #define FPGAREG_DAY_SHIFT 16 /* BCD day 1..31 */
  138. #define FPGAREG_DAY_WIDTH 8
  139. #define FPGAREG_DAY_MASK 0x00FF0000
  140. #define FPGAREG_YEAR_SHIFT 0 /* BCD year 2001..9999*/
  141. #define FPGAREG_YEAR_WIDTH 16
  142. #define FPGAREG_YEAR_MASK 0x0000FFFF
  143. /* FPGA core clock frequency in Hz (also input to UART) */
  144. #define CONFIG_SYS_FPGAREG_FREQ IOADDR(0x0D020004) /* CPU clock frequency*/
  145. /*
  146. * DIP switch (left=sw1=lsb=bit0, right=sw8=msb=bit7; off=0, on=1):
  147. * Bits 0..5 set the lower 6 bits of the default ethernet MAC.
  148. * Bit 6 is reserved for future use by Tensilica.
  149. * Bit 7 maps the first 128KB of ROM address space at CONFIG_SYS_ROM_BASE to
  150. * the base of flash * (when on/1) or to the base of RAM (when off/0).
  151. */
  152. #define CONFIG_SYS_FPGAREG_DIPSW IOADDR(0x0D02000C)
  153. #define FPGAREG_MAC_SHIFT 0 /* Ethernet MAC bits 0..5 */
  154. #define FPGAREG_MAC_WIDTH 6
  155. #define FPGAREG_MAC_MASK 0x3f
  156. #define FPGAREG_BOOT_SHIFT 7 /* Boot ROM addr mapping */
  157. #define FPGAREG_BOOT_WIDTH 1
  158. #define FPGAREG_BOOT_MASK 0x80
  159. #define FPGAREG_BOOT_RAM 0
  160. #define FPGAREG_BOOT_FLASH (1<<FPGAREG_BOOT_SHIFT)
  161. /* Force hard reset of board by writing a code to this register */
  162. #define CONFIG_SYS_FPGAREG_RESET IOADDR(0x0D020010) /* Reset board .. */
  163. #define CONFIG_SYS_FPGAREG_RESET_CODE 0x0000DEAD /* by writing this code */
  164. /*====================*/
  165. /* Serial Driver Info */
  166. /*====================*/
  167. #define CONFIG_SYS_NS16550_SERIAL
  168. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  169. #define CONFIG_SYS_NS16550_COM1 IOADDR(0x0D050020) /* Base address */
  170. /* Input clk to NS16550 (in Hz; the SYS_CLK_FREQ is in kHz) */
  171. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_CLK_FREQ
  172. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  173. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  174. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  175. /*======================*/
  176. /* Ethernet Driver Info */
  177. /*======================*/
  178. #define CONFIG_ETHBASE 00:50:C2:13:6f:00
  179. #define CONFIG_SYS_ETHOC_BASE IOADDR(0x0d030000)
  180. #define CONFIG_SYS_ETHOC_BUFFER_ADDR IOADDR(0x0D800000)
  181. /*=====================*/
  182. /* Flash & Environment */
  183. /*=====================*/
  184. #define CONFIG_SYS_FLASH_CFI
  185. #define CONFIG_FLASH_CFI_DRIVER /* use generic CFI driver */
  186. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  187. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  188. #ifdef CONFIG_XTFPGA_LX60
  189. # define CONFIG_SYS_FLASH_SIZE 0x0040000 /* 4MB */
  190. # define CONFIG_SYS_FLASH_SECT_SZ 0x10000 /* block size 64KB */
  191. # define CONFIG_SYS_FLASH_PARMSECT_SZ 0x2000 /* param size 8KB */
  192. # define CONFIG_SYS_FLASH_BASE IOADDR(0x08000000)
  193. # define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  194. #elif defined(CONFIG_XTFPGA_KC705)
  195. # define CONFIG_SYS_FLASH_SIZE 0x8000000 /* 128MB */
  196. # define CONFIG_SYS_FLASH_SECT_SZ 0x20000 /* block size 128KB */
  197. # define CONFIG_SYS_FLASH_PARMSECT_SZ 0x8000 /* param size 32KB */
  198. # define CONFIG_SYS_FLASH_BASE IOADDR(0x00000000)
  199. # define CONFIG_SYS_MONITOR_BASE IOADDR(0x06000000)
  200. #else
  201. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* 16MB */
  202. # define CONFIG_SYS_FLASH_SECT_SZ 0x20000 /* block size 128KB */
  203. # define CONFIG_SYS_FLASH_PARMSECT_SZ 0x8000 /* param size 32KB */
  204. # define CONFIG_SYS_FLASH_BASE IOADDR(0x08000000)
  205. # define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  206. #endif
  207. #define CONFIG_SYS_MAX_FLASH_SECT \
  208. (CONFIG_SYS_FLASH_SECT_SZ/CONFIG_SYS_FLASH_PARMSECT_SZ + \
  209. CONFIG_SYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ - 1)
  210. #define CONFIG_SYS_FLASH_PROTECTION /* hw flash protection */
  211. /*
  212. * Put environment in top block (64kB)
  213. * Another option would be to put env. in 2nd param block offs 8KB, size 8KB
  214. */
  215. #define CONFIG_ENV_IS_IN_FLASH
  216. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SIZE - CONFIG_SYS_FLASH_SECT_SZ)
  217. #define CONFIG_ENV_SIZE CONFIG_SYS_FLASH_SECT_SZ
  218. /* print 'E' for empty sector on flinfo */
  219. #define CONFIG_SYS_FLASH_EMPTY_INFO
  220. #endif /* __CONFIG_H */