tuxx1.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * (C) Copyright 2008
  12. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  13. *
  14. * (C) Copyright 2010-2013
  15. * Lukas Roggli, KEYMILE Ltd, lukas.roggli@keymile.com
  16. * Holger Brunck, Keymile GmbH, holger.bruncl@keymile.com
  17. *
  18. * SPDX-License-Identifier: GPL-2.0+
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #if defined(CONFIG_KMSUPX5)
  26. #define CONFIG_KM_BOARD_NAME "kmsupx5"
  27. #define CONFIG_HOSTNAME kmsupx5
  28. #elif defined(CONFIG_TUGE1)
  29. #define CONFIG_KM_BOARD_NAME "tuge1"
  30. #define CONFIG_HOSTNAME tuge1
  31. #elif defined(CONFIG_TUXX1) /* TUXX1 board (tuxa1/tuda1) specific */
  32. #define CONFIG_KM_BOARD_NAME "tuxx1"
  33. #define CONFIG_HOSTNAME tuxx1
  34. #elif defined(CONFIG_KMOPTI2)
  35. #define CONFIG_KM_BOARD_NAME "kmopti2"
  36. #define CONFIG_HOSTNAME kmopti2
  37. #elif defined(CONFIG_KMTEPR2)
  38. #define CONFIG_KM_BOARD_NAME "kmtepr2"
  39. #define CONFIG_HOSTNAME kmtepr2
  40. #else
  41. #error ("Board not supported")
  42. #endif
  43. #define CONFIG_SYS_TEXT_BASE 0xF0000000
  44. /* include common defines/options for all 8321 Keymile boards */
  45. #include "km/km8321-common.h"
  46. #define CONFIG_SYS_APP1_BASE 0xA0000000 /* PAXG */
  47. #define CONFIG_SYS_APP1_SIZE 256 /* Megabytes */
  48. #if defined(CONFIG_TUXX1) || defined(CONFIG_KMOPTI2) || defined(CONFIG_KMTEPR2)
  49. #define CONFIG_SYS_APP2_BASE 0xB0000000 /* PINC3 */
  50. #define CONFIG_SYS_APP2_SIZE 256 /* Megabytes */
  51. #endif
  52. /*
  53. * Init Local Bus Memory Controller:
  54. * Device on board
  55. * Bank Bus Machine PortSz Size TUDA1 TUXA1 TUGE1 KMSUPX4 KMOPTI2
  56. * -----------------------------------------------------------------------------
  57. * 2 Local GPCM 8 bit 256MB PAXG LPXF PAXI LPXF PAXE
  58. * 3 Local GPCM 8 bit 256MB PINC3 PINC2 unused unused OPI2(16 bit)
  59. *
  60. * Device on board (continued)
  61. * Bank Bus Machine PortSz Size KMTEPR2
  62. * -----------------------------------------------------------------------------
  63. * 2 Local GPCM 8 bit 256MB NVRAM
  64. * 3 Local GPCM 8 bit 256MB TEP2 (16 bit)
  65. */
  66. #if defined(CONFIG_KMTEPRO2)
  67. /*
  68. * Configuration for C2 (NVRAM) on the local bus
  69. */
  70. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_APP1_BASE
  71. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
  72. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_APP1_BASE | \
  73. BR_PS_8 | \
  74. BR_MS_GPCM | \
  75. BR_V)
  76. #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_APP1_SIZE) | \
  77. OR_GPCM_CSNT | \
  78. OR_GPCM_ACS_DIV2 | \
  79. OR_GPCM_XACS | \
  80. OR_GPCM_SCY_2 | \
  81. OR_GPCM_TRLX_SET | \
  82. OR_GPCM_EHTR_SET | \
  83. OR_GPCM_EAD)
  84. #else
  85. /*
  86. * Configuration for C2 on the local bus
  87. */
  88. /* Window base at flash base */
  89. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_APP1_BASE
  90. /* Window size: 256 MB */
  91. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
  92. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_APP1_BASE | \
  93. BR_PS_8 | \
  94. BR_MS_GPCM | \
  95. BR_V)
  96. #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_APP1_SIZE) | \
  97. OR_GPCM_CSNT | \
  98. OR_GPCM_ACS_DIV4 | \
  99. OR_GPCM_SCY_2 | \
  100. OR_GPCM_TRLX_SET | \
  101. OR_GPCM_EHTR_CLEAR | \
  102. OR_GPCM_EAD)
  103. #endif
  104. #if defined(CONFIG_TUXX1)
  105. /*
  106. * Configuration for C3 on the local bus
  107. */
  108. /* Access window base at PINC3 base */
  109. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_APP2_BASE
  110. /* Window size: 256 MB */
  111. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
  112. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \
  113. BR_PS_8 | \
  114. BR_MS_GPCM | \
  115. BR_V)
  116. #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \
  117. OR_GPCM_CSNT | \
  118. OR_GPCM_ACS_DIV2 | \
  119. OR_GPCM_SCY_2 | \
  120. OR_GPCM_TRLX_SET | \
  121. OR_GPCM_EHTR_CLEAR)
  122. #define CONFIG_SYS_MAMR (MxMR_GPL_x4DIS | \
  123. 0x0000c000 | \
  124. MxMR_WLFx_2X)
  125. #endif
  126. #if defined(CONFIG_KMOPTI2) || defined(CONFIG_KMTEPR2)
  127. /*
  128. * Configuration for C3 on the local bus
  129. */
  130. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_APP2_BASE
  131. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
  132. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \
  133. BR_PS_16 | \
  134. BR_MS_GPCM | \
  135. BR_V)
  136. #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \
  137. OR_GPCM_SCY_4 | \
  138. OR_GPCM_TRLX_CLEAR | \
  139. OR_GPCM_EHTR_CLEAR)
  140. #endif
  141. /*
  142. * MMU Setup
  143. */
  144. /* APP1: icache cacheable, but dcache-inhibit and guarded */
  145. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_APP1_BASE | \
  146. BATL_PP_RW | \
  147. BATL_MEMCOHERENCE)
  148. /* 512M should also include APP2... */
  149. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_APP1_BASE | \
  150. BATU_BL_256M | \
  151. BATU_VS | \
  152. BATU_VP)
  153. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_APP1_BASE | \
  154. BATL_PP_RW | \
  155. BATL_CACHEINHIBIT | \
  156. BATL_GUARDEDSTORAGE)
  157. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  158. #if defined(CONFIG_TUGE1) || defined(CONFIG_KMSUPX5)
  159. #define CONFIG_SYS_IBAT6L (0)
  160. #define CONFIG_SYS_IBAT6U (0)
  161. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  162. #else
  163. /* APP2: icache cacheable, but dcache-inhibit and guarded */
  164. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_APP2_BASE | \
  165. BATL_PP_RW | \
  166. BATL_MEMCOHERENCE)
  167. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_APP2_BASE | \
  168. BATU_BL_256M | \
  169. BATU_VS | \
  170. BATU_VP)
  171. #define CONFIG_SYS_DBAT6L (CONFIG_SYS_APP2_BASE | \
  172. BATL_PP_RW | \
  173. BATL_CACHEINHIBIT | \
  174. BATL_GUARDEDSTORAGE)
  175. #endif
  176. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  177. #define CONFIG_SYS_IBAT7L (0)
  178. #define CONFIG_SYS_IBAT7U (0)
  179. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  180. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  181. #endif /* __CONFIG_H */