sh7785lcr.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * Configuation settings for the Renesas Technology R0P7785LC0011RL board
  3. *
  4. * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __SH7785LCR_H
  9. #define __SH7785LCR_H
  10. #define CONFIG_CPU_SH7785 1
  11. #define CONFIG_SH7785LCR 1
  12. #define CONFIG_CMD_PCI
  13. #define CONFIG_CMD_SDRAM
  14. #define CONFIG_CMD_SH_ZIMAGEBOOT
  15. #define CONFIG_DOS_PARTITION
  16. #define CONFIG_MAC_PARTITION
  17. #define CONFIG_BAUDRATE 115200
  18. #define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
  19. #define CONFIG_EXTRA_ENV_SETTINGS \
  20. "bootdevice=0:1\0" \
  21. "usbload=usb reset;usbboot;usb stop;bootm\0"
  22. #define CONFIG_DISPLAY_BOARDINFO
  23. #undef CONFIG_SHOW_BOOT_PROGRESS
  24. /* MEMORY */
  25. #if defined(CONFIG_SH_32BIT)
  26. #define CONFIG_SYS_TEXT_BASE 0x8FF80000
  27. /* 0x40000000 - 0x47FFFFFF does not use */
  28. #define CONFIG_SH_SDRAM_OFFSET (0x8000000)
  29. #define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
  30. #define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
  31. #define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
  32. #define SH7785LCR_FLASH_BASE_1 (0xa0000000)
  33. #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
  34. #define SH7785LCR_USB_BASE (0xa6000000)
  35. #else
  36. #define CONFIG_SYS_TEXT_BASE 0x0FF80000
  37. #define SH7785LCR_SDRAM_BASE (0x08000000)
  38. #define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
  39. #define SH7785LCR_FLASH_BASE_1 (0xa0000000)
  40. #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
  41. #define SH7785LCR_USB_BASE (0xb4000000)
  42. #endif
  43. #define CONFIG_SYS_LONGHELP
  44. #define CONFIG_SYS_CBSIZE 256
  45. #define CONFIG_SYS_PBSIZE 256
  46. #define CONFIG_SYS_MAXARGS 16
  47. #define CONFIG_SYS_BARGSIZE 512
  48. #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
  49. /* SCIF */
  50. #define CONFIG_SCIF_CONSOLE 1
  51. #define CONFIG_CONS_SCIF1 1
  52. #define CONFIG_SCIF_EXT_CLOCK 1
  53. #define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
  54. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
  55. (SH7785LCR_SDRAM_SIZE) - \
  56. 4 * 1024 * 1024)
  57. #undef CONFIG_SYS_ALT_MEMTEST
  58. #undef CONFIG_SYS_MEMTEST_SCRATCH
  59. #undef CONFIG_SYS_LOADS_BAUD_CHANGE
  60. #define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
  61. #define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
  62. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
  63. #define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
  64. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  65. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  66. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  67. /* FLASH */
  68. #define CONFIG_FLASH_CFI_DRIVER
  69. #define CONFIG_SYS_FLASH_CFI
  70. #undef CONFIG_SYS_FLASH_QUIET_TEST
  71. #define CONFIG_SYS_FLASH_EMPTY_INFO
  72. #define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
  73. #define CONFIG_SYS_MAX_FLASH_SECT 512
  74. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  75. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
  76. (0 * SH7785LCR_FLASH_BANK_SIZE) }
  77. #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
  78. #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
  79. #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
  80. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
  81. #undef CONFIG_SYS_FLASH_PROTECTION
  82. #undef CONFIG_SYS_DIRECT_FLASH_TFTP
  83. /* R8A66597 */
  84. #define CONFIG_USB_R8A66597_HCD
  85. #define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
  86. #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
  87. #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
  88. #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
  89. /* PCI Controller */
  90. #define CONFIG_SH4_PCI
  91. #define CONFIG_SH7780_PCI
  92. #if defined(CONFIG_SH_32BIT)
  93. #define CONFIG_SH7780_PCI_LSR 0x1ff00001
  94. #define CONFIG_SH7780_PCI_LAR 0x5f000000
  95. #define CONFIG_SH7780_PCI_BAR 0x5f000000
  96. #else
  97. #define CONFIG_SH7780_PCI_LSR 0x07f00001
  98. #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
  99. #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
  100. #endif
  101. #define CONFIG_PCI_SCAN_SHOW 1
  102. #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
  103. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  104. #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
  105. #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
  106. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  107. #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
  108. #if defined(CONFIG_SH_32BIT)
  109. #define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
  110. #else
  111. #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
  112. #endif
  113. #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
  114. #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
  115. /* ENV setting */
  116. #define CONFIG_ENV_IS_IN_FLASH
  117. #define CONFIG_ENV_OVERWRITE 1
  118. #define CONFIG_ENV_SECT_SIZE (256 * 1024)
  119. #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
  120. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
  121. #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
  122. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
  123. /* Board Clock */
  124. /* The SCIF used external clock. system clock only used timer. */
  125. #define CONFIG_SYS_CLK_FREQ 50000000
  126. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  127. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  128. #define CONFIG_SYS_TMU_CLK_DIV 4
  129. #endif /* __SH7785LCR_H */