makalu.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007-2008
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /************************************************************************
  11. * makalu.h - configuration for AMCC Makalu (405EX)
  12. ***********************************************************************/
  13. #ifndef __CONFIG_H
  14. #define __CONFIG_H
  15. /*-----------------------------------------------------------------------
  16. * High Level Configuration Options
  17. *----------------------------------------------------------------------*/
  18. #define CONFIG_MAKALU 1 /* Board is Makalu */
  19. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  20. #define CONFIG_SYS_CLK_FREQ 33330000 /* ext frequency to pll */
  21. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  22. /*
  23. * Include common defines/options for all AMCC eval boards
  24. */
  25. #define CONFIG_HOSTNAME makalu
  26. #define CONFIG_ADDMISC "addmisc=setenv bootargs ${bootargs} rtc-x1205.probe=0,0x6f\0"
  27. #include "amcc-common.h"
  28. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  29. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  30. /*-----------------------------------------------------------------------
  31. * Base addresses -- Note these are effective addresses where the
  32. * actual resources get mapped (not physical addresses)
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  35. #define CONFIG_SYS_FPGA_BASE 0xF0000000
  36. /*-----------------------------------------------------------------------
  37. * Initial RAM & Stack Pointer Configuration Options
  38. *
  39. * There are traditionally three options for the primordial
  40. * (i.e. initial) stack usage on the 405-series:
  41. *
  42. * 1) On-chip Memory (OCM) (i.e. SRAM)
  43. * 2) Data cache
  44. * 3) SDRAM
  45. *
  46. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  47. * the latter of which is less than desireable since it requires
  48. * setting up the SDRAM and ECC in assembly code.
  49. *
  50. * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
  51. * select on the External Bus Controller (EBC) and then select a
  52. * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
  53. * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
  54. * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
  55. * physical SDRAM to use (3).
  56. *-----------------------------------------------------------------------*/
  57. #define CONFIG_SYS_INIT_DCACHE_CS 4
  58. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  59. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  60. #else
  61. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  62. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  63. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) /* 4 KiB */
  64. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  65. /*
  66. * If the data cache is being used for the primordial stack and global
  67. * data area, the POST word must be placed somewhere else. The General
  68. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  69. * its compare and mask register contents across reset, so it is used
  70. * for the POST word.
  71. */
  72. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  73. # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  74. # define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
  75. #else
  76. # define CONFIG_SYS_INIT_EXTRA_SIZE 16
  77. # define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
  78. # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
  79. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  80. /*-----------------------------------------------------------------------
  81. * Serial Port
  82. *----------------------------------------------------------------------*/
  83. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  84. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no ext. clk */
  85. /*-----------------------------------------------------------------------
  86. * Environment
  87. *----------------------------------------------------------------------*/
  88. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  89. /*-----------------------------------------------------------------------
  90. * FLASH related
  91. *----------------------------------------------------------------------*/
  92. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  93. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  94. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  95. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  96. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  97. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  98. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  99. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  100. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  101. #ifdef CONFIG_ENV_IS_IN_FLASH
  102. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  103. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  104. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  105. /* Address and size of Redundant Environment Sector */
  106. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  107. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  108. #endif /* CONFIG_ENV_IS_IN_FLASH */
  109. /*-----------------------------------------------------------------------
  110. * DDR SDRAM
  111. *----------------------------------------------------------------------*/
  112. #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
  113. #define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
  114. #define CONFIG_SYS_SDRAM0_MB1CF_BASE ((128 << 20) + CONFIG_SYS_SDRAM_BASE)
  115. /* DDR1/2 SDRAM Device Control Register Data Values */
  116. #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
  117. SDRAM_RXBAS_SDSZ_128MB | \
  118. SDRAM_RXBAS_SDAM_MODE2 | \
  119. SDRAM_RXBAS_SDBE_ENABLE)
  120. #define CONFIG_SYS_SDRAM0_MB1CF ((CONFIG_SYS_SDRAM0_MB1CF_BASE >> 3) | \
  121. SDRAM_RXBAS_SDSZ_128MB | \
  122. SDRAM_RXBAS_SDAM_MODE2 | \
  123. SDRAM_RXBAS_SDBE_ENABLE)
  124. #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  125. #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  126. #define CONFIG_SYS_SDRAM0_MCOPT1 0x04322000
  127. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  128. #define CONFIG_SYS_SDRAM0_MODT0 0x01800000
  129. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  130. #define CONFIG_SYS_SDRAM0_CODT 0x0080f837
  131. #define CONFIG_SYS_SDRAM0_RTR 0x06180000
  132. #define CONFIG_SYS_SDRAM0_INITPLR0 0xa8380000
  133. #define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
  134. #define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
  135. #define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
  136. #define CONFIG_SYS_SDRAM0_INITPLR4 0x81010404
  137. #define CONFIG_SYS_SDRAM0_INITPLR5 0x81000542
  138. #define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
  139. #define CONFIG_SYS_SDRAM0_INITPLR7 0x8D080000
  140. #define CONFIG_SYS_SDRAM0_INITPLR8 0x8D080000
  141. #define CONFIG_SYS_SDRAM0_INITPLR9 0x8D080000
  142. #define CONFIG_SYS_SDRAM0_INITPLR10 0x8D080000
  143. #define CONFIG_SYS_SDRAM0_INITPLR11 0x81000442
  144. #define CONFIG_SYS_SDRAM0_INITPLR12 0x81010780
  145. #define CONFIG_SYS_SDRAM0_INITPLR13 0x81010400
  146. #define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
  147. #define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
  148. #define CONFIG_SYS_SDRAM0_RQDC 0x80000038
  149. #define CONFIG_SYS_SDRAM0_RFDC 0x00000209
  150. #define CONFIG_SYS_SDRAM0_RDCC 0x40000000
  151. #define CONFIG_SYS_SDRAM0_DLCR 0x030000a5
  152. #define CONFIG_SYS_SDRAM0_CLKTR 0x80000000
  153. #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
  154. #define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
  155. #define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
  156. #define CONFIG_SYS_SDRAM0_SDTR3 0x080b0d1a
  157. #define CONFIG_SYS_SDRAM0_MMODE 0x00000442
  158. #define CONFIG_SYS_SDRAM0_MEMODE 0x00000404
  159. /*-----------------------------------------------------------------------
  160. * I2C
  161. *----------------------------------------------------------------------*/
  162. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  163. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  164. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  165. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  166. /* Standard DTT sensor configuration */
  167. #define CONFIG_DTT_DS1775 1
  168. #define CONFIG_DTT_SENSORS { 0 }
  169. #define CONFIG_SYS_I2C_DTT_ADDR 0x48
  170. /* RTC configuration */
  171. #define CONFIG_RTC_X1205 1
  172. #define CONFIG_SYS_I2C_RTC_ADDR 0x6f
  173. /*-----------------------------------------------------------------------
  174. * Ethernet
  175. *----------------------------------------------------------------------*/
  176. #define CONFIG_M88E1111_PHY 1
  177. #define CONFIG_IBM_EMAC4_V4 1
  178. #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
  179. #define CONFIG_PHY_ADDR 6 /* PHY address, See schematics */
  180. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  181. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  182. #define CONFIG_HAS_ETH0 1
  183. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  184. #define CONFIG_PHY1_ADDR 0
  185. /*
  186. * Default environment variables
  187. */
  188. #define CONFIG_EXTRA_ENV_SETTINGS \
  189. CONFIG_AMCC_DEF_ENV \
  190. CONFIG_AMCC_DEF_ENV_POWERPC \
  191. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  192. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  193. "kernel_addr=fc000000\0" \
  194. "fdt_addr=fc1e0000\0" \
  195. "ramdisk_addr=fc200000\0" \
  196. "pciconfighost=1\0" \
  197. "pcie_mode=RP:RP\0" \
  198. ""
  199. /*
  200. * Commands additional to the ones defined in amcc-common.h
  201. */
  202. #define CONFIG_CMD_DATE
  203. #define CONFIG_CMD_DTT
  204. #define CONFIG_CMD_PCI
  205. /* POST support */
  206. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  207. CONFIG_SYS_POST_CPU | \
  208. CONFIG_SYS_POST_ETHER | \
  209. CONFIG_SYS_POST_I2C | \
  210. CONFIG_SYS_POST_MEMORY | \
  211. CONFIG_SYS_POST_UART)
  212. /* Define here the base-addresses of the UARTs to test in POST */
  213. #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
  214. CONFIG_SYS_NS16550_COM2 }
  215. #define CONFIG_LOGBUFFER
  216. #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  217. /*-----------------------------------------------------------------------
  218. * PCI stuff
  219. *----------------------------------------------------------------------*/
  220. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  221. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  222. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  223. /*-----------------------------------------------------------------------
  224. * PCIe stuff
  225. *----------------------------------------------------------------------*/
  226. #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  227. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  228. #define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
  229. #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
  230. #define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  231. #define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
  232. #define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
  233. #define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  234. #define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
  235. #define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
  236. /* base address of inbound PCIe window */
  237. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  238. /*-----------------------------------------------------------------------
  239. * External Bus Controller (EBC) Setup
  240. *----------------------------------------------------------------------*/
  241. /* Memory Bank 0 (NOR-FLASH) initialization */
  242. #define CONFIG_SYS_EBC_PB0AP 0x08033700
  243. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  244. /* Memory Bank 2 (CPLD) initialization */
  245. #define CONFIG_SYS_EBC_PB2AP 0x9400C800
  246. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0x800,BS=1MB,BU=R/W,BW=8bit */
  247. #define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  248. /*-----------------------------------------------------------------------
  249. * GPIO Setup
  250. *----------------------------------------------------------------------*/
  251. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  252. { \
  253. /* GPIO Core 0 */ \
  254. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  255. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  256. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  257. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  258. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  259. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  260. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  261. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  262. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  263. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  264. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  265. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  266. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  267. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  268. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  269. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  270. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  271. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  272. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  273. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  274. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  275. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  276. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  277. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  278. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  279. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  280. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  281. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  282. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 */ \
  283. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  284. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  285. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  286. } \
  287. }
  288. #define CONFIG_SYS_GPIO_PCIE_RST 23
  289. #define CONFIG_SYS_GPIO_PCIE_CLKREQ 27
  290. #define CONFIG_SYS_GPIO_PCIE_WAKE 28
  291. #endif /* __CONFIG_H */