ls1043a_common.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright (C) 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1043A_COMMON_H
  7. #define __LS1043A_COMMON_H
  8. #define CONFIG_REMAKE_ELF
  9. #define CONFIG_FSL_LAYERSCAPE
  10. #define CONFIG_LS1043A
  11. #define CONFIG_MP
  12. #define CONFIG_SYS_FSL_CLK
  13. #define CONFIG_GICV2
  14. #include <asm/arch/config.h>
  15. /* Link Definitions */
  16. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
  17. #define CONFIG_SUPPORT_RAW_INITRD
  18. #define CONFIG_SKIP_LOWLEVEL_INIT
  19. #define CONFIG_BOARD_EARLY_INIT_F 1
  20. #define CONFIG_VERY_BIG_RAM
  21. #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
  22. #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
  23. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  24. #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
  25. #define CPU_RELEASE_ADDR secondary_boot_func
  26. /* Generic Timer Definitions */
  27. #define COUNTER_FREQUENCY 25000000 /* 25MHz */
  28. /* Size of malloc() pool */
  29. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
  30. /* Serial Port */
  31. #define CONFIG_CONS_INDEX 1
  32. #define CONFIG_SYS_NS16550_SERIAL
  33. #define CONFIG_SYS_NS16550_REG_SIZE 1
  34. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
  35. #define CONFIG_BAUDRATE 115200
  36. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  37. /* SD boot SPL */
  38. #ifdef CONFIG_SD_BOOT
  39. #define CONFIG_SPL_FRAMEWORK
  40. #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
  41. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  42. #define CONFIG_SPL_TEXT_BASE 0x10000000
  43. #define CONFIG_SPL_MAX_SIZE 0x1d000
  44. #define CONFIG_SPL_STACK 0x1001e000
  45. #define CONFIG_SPL_PAD_TO 0x1d000
  46. #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
  47. CONFIG_SYS_MONITOR_LEN)
  48. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  49. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  50. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  51. #define CONFIG_SYS_MONITOR_LEN 0xa0000
  52. #endif
  53. /* NAND SPL */
  54. #ifdef CONFIG_NAND_BOOT
  55. #define CONFIG_SPL_PBL_PAD
  56. #define CONFIG_SPL_FRAMEWORK
  57. #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
  58. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  59. #define CONFIG_SPL_TEXT_BASE 0x10000000
  60. #define CONFIG_SPL_MAX_SIZE 0x1a000
  61. #define CONFIG_SPL_STACK 0x1001d000
  62. #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
  63. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  64. #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
  65. #define CONFIG_SPL_BSS_START_ADDR 0x80100000
  66. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  67. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  68. #define CONFIG_SYS_MONITOR_LEN 0xa0000
  69. #endif
  70. /* IFC */
  71. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  72. #define CONFIG_FSL_IFC
  73. /*
  74. * CONFIG_SYS_FLASH_BASE has the final address (core view)
  75. * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
  76. * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
  77. * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
  78. */
  79. #define CONFIG_SYS_FLASH_BASE 0x60000000
  80. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  81. #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
  82. #ifndef CONFIG_SYS_NO_FLASH
  83. #define CONFIG_FLASH_CFI_DRIVER
  84. #define CONFIG_SYS_FLASH_CFI
  85. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  86. #define CONFIG_SYS_FLASH_QUIET_TEST
  87. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  88. #endif
  89. #endif
  90. /* I2C */
  91. #define CONFIG_SYS_I2C
  92. #define CONFIG_SYS_I2C_MXC
  93. #define CONFIG_SYS_I2C_MXC_I2C1
  94. #define CONFIG_SYS_I2C_MXC_I2C2
  95. #define CONFIG_SYS_I2C_MXC_I2C3
  96. #define CONFIG_SYS_I2C_MXC_I2C4
  97. /* PCIe */
  98. #define CONFIG_PCIE1 /* PCIE controller 1 */
  99. #define CONFIG_PCIE2 /* PCIE controller 2 */
  100. #define CONFIG_PCIE3 /* PCIE controller 3 */
  101. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  102. #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
  103. #define CONFIG_SYS_PCI_64BIT
  104. #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
  105. #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
  106. #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
  107. #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
  108. #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
  109. #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
  110. #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
  111. #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
  112. #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
  113. #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
  114. #ifdef CONFIG_PCI
  115. #define CONFIG_NET_MULTI
  116. #define CONFIG_E1000
  117. #define CONFIG_PCI_SCAN_SHOW
  118. #define CONFIG_CMD_PCI
  119. #endif
  120. /* Command line configuration */
  121. #define CONFIG_CMD_ENV
  122. /* MMC */
  123. #ifdef CONFIG_MMC
  124. #define CONFIG_FSL_ESDHC
  125. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  126. #define CONFIG_GENERIC_MMC
  127. #define CONFIG_DOS_PARTITION
  128. #endif
  129. /* DSPI */
  130. #define CONFIG_FSL_DSPI
  131. #ifdef CONFIG_FSL_DSPI
  132. #define CONFIG_DM_SPI_FLASH
  133. #define CONFIG_SPI_FLASH_STMICRO /* cs0 */
  134. #define CONFIG_SPI_FLASH_SST /* cs1 */
  135. #define CONFIG_SPI_FLASH_EON /* cs2 */
  136. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  137. #define CONFIG_SF_DEFAULT_BUS 1
  138. #define CONFIG_SF_DEFAULT_CS 0
  139. #endif
  140. #endif
  141. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  142. /* FMan ucode */
  143. #define CONFIG_SYS_DPAA_FMAN
  144. #ifdef CONFIG_SYS_DPAA_FMAN
  145. #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
  146. #ifdef CONFIG_NAND_BOOT
  147. /* Store Fman ucode at offeset 0x160000(11 blocks). */
  148. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  149. #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
  150. #elif defined(CONFIG_SD_BOOT)
  151. /*
  152. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  153. * about 1MB (2040 blocks), Env is stored after the image, and the env size is
  154. * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
  155. */
  156. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  157. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  158. #elif defined(CONFIG_QSPI_BOOT)
  159. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  160. #define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
  161. #define CONFIG_ENV_SPI_BUS 0
  162. #define CONFIG_ENV_SPI_CS 0
  163. #define CONFIG_ENV_SPI_MAX_HZ 1000000
  164. #define CONFIG_ENV_SPI_MODE 0x03
  165. #else
  166. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  167. /* FMan fireware Pre-load address */
  168. #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
  169. #endif
  170. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  171. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  172. #endif
  173. /* Miscellaneous configurable options */
  174. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
  175. #define CONFIG_ARCH_EARLY_INIT_R
  176. #define CONFIG_BOARD_LATE_INIT
  177. #define CONFIG_HWCONFIG
  178. #define HWCONFIG_BUFFER_SIZE 128
  179. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  180. #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
  181. "5m(kernel),1m(dtb),9m(file_system)"
  182. #else
  183. #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
  184. "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
  185. "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
  186. "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
  187. "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
  188. "40m(nor_bank4_fit);7e800000.flash:" \
  189. "1m(nand_uboot),1m(nand_uboot_env)," \
  190. "20m(nand_fit);spi0.0:1m(uboot)," \
  191. "5m(kernel),1m(dtb),9m(file_system)"
  192. #endif
  193. /* Initial environment variables */
  194. #define CONFIG_EXTRA_ENV_SETTINGS \
  195. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  196. "loadaddr=0x80100000\0" \
  197. "fdt_high=0xffffffffffffffff\0" \
  198. "initrd_high=0xffffffffffffffff\0" \
  199. "kernel_start=0x61100000\0" \
  200. "kernel_load=0xa0000000\0" \
  201. "kernel_size=0x2800000\0" \
  202. "console=ttyS0,115200\0" \
  203. "mtdparts=" MTDPARTS_DEFAULT "\0"
  204. #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
  205. "earlycon=uart8250,mmio,0x21c0500 " \
  206. MTDPARTS_DEFAULT
  207. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  208. #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
  209. "e0000 f00000 && bootm $kernel_load"
  210. #else
  211. #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
  212. "$kernel_size && bootm $kernel_load"
  213. #endif
  214. /* Monitor Command Prompt */
  215. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  216. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  217. sizeof(CONFIG_SYS_PROMPT) + 16)
  218. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
  219. #define CONFIG_SYS_LONGHELP
  220. #define CONFIG_CMDLINE_EDITING 1
  221. #define CONFIG_AUTO_COMPLETE
  222. #define CONFIG_SYS_MAXARGS 64 /* max command args */
  223. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  224. /* Hash command with SHA acceleration supported in hardware */
  225. #ifdef CONFIG_FSL_CAAM
  226. #define CONFIG_CMD_HASH
  227. #define CONFIG_SHA_HW_ACCEL
  228. #endif
  229. #endif /* __LS1043A_COMMON_H */