intip.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * (C) Copyright 2009
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * Based on include/configs/canyonlands.h
  6. * (C) Copyright 2008
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. /*
  12. * intip.h - configuration for CompactCenter aka intip (460EX) and DevCon-Center
  13. */
  14. #ifndef __CONFIG_H
  15. #define __CONFIG_H
  16. /*
  17. * High Level Configuration Options
  18. */
  19. /*
  20. * This config file is used for CompactCenter(codename intip) and DevCon-Center
  21. */
  22. #define CONFIG_460EX 1 /* Specific PPC460EX */
  23. #ifdef CONFIG_DEVCONCENTER
  24. #define CONFIG_HOSTNAME devconcenter
  25. #else
  26. #define CONFIG_HOSTNAME intip
  27. #endif
  28. #define CONFIG_440 1
  29. #ifndef CONFIG_SYS_TEXT_BASE
  30. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  31. #endif
  32. /*
  33. * Include common defines/options for all AMCC eval boards
  34. */
  35. #include "amcc-common.h"
  36. #define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
  39. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  40. #define CONFIG_BOARD_TYPES 1 /* support board types */
  41. #define CFG_ALT_MEMTEST
  42. /*
  43. * Base addresses -- Note these are effective addresses where the
  44. * actual resources get mapped (not physical addresses)
  45. */
  46. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  47. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  48. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  49. /* EBC stuff */
  50. #ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
  51. #define CONFIG_SYS_FLASH_BASE 0xF8000000 /* later mapped here */
  52. #define CONFIG_SYS_FLASH_SIZE (128 << 20)
  53. #else
  54. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped here */
  55. #define CONFIG_SYS_FLASH_SIZE (64 << 20)
  56. #endif
  57. #define CONFIG_SYS_NVRAM_BASE 0xE0000000
  58. #define CONFIG_SYS_UART_BASE 0xE0100000
  59. #define CONFIG_SYS_IO_BASE 0xE0200000
  60. #define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
  61. #define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
  62. #ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
  63. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xC8000000
  64. #else
  65. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
  66. #endif
  67. #define CONFIG_SYS_FLASH_BASE_PHYS \
  68. (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) \
  69. | (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
  70. #define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
  71. #define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
  72. #define CONFIG_SYS_SRAM_SIZE (256 << 10)
  73. #define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
  74. #define CONFIG_SYS_AHB_BASE 0xE2000000 /* int. AHB periph. */
  75. /*
  76. * Initial RAM & stack pointer (placed in OCM)
  77. */
  78. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  79. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  80. #define CONFIG_SYS_GBL_DATA_OFFSET \
  81. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  82. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  83. /*
  84. * Serial Port
  85. */
  86. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  87. /*
  88. * Environment
  89. */
  90. /*
  91. * Define here the location of the environment variables (FLASH).
  92. */
  93. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  94. #define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
  95. /*
  96. * FLASH related
  97. */
  98. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  99. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  100. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD reset cmd */
  101. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  102. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  103. #ifdef CONFIG_DEVCONCENTER
  104. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* max num of sectors per chip*/
  105. #else
  106. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  107. #endif
  108. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  109. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  110. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buff'd writes (20x faster) */
  111. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  112. #ifdef CONFIG_ENV_IS_IN_FLASH
  113. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/
  114. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  115. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  116. /* Address and size of Redundant Environment Sector */
  117. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  118. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  119. #endif /* CONFIG_ENV_IS_IN_FLASH */
  120. /*
  121. * DDR SDRAM
  122. */
  123. #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
  124. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
  125. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
  126. #undef CONFIG_PPC4xx_DDR_METHOD_A
  127. /* DDR1/2 SDRAM Device Control Register Data Values */
  128. /* Memory Queue */
  129. #define CONFIG_SYS_SDRAM_R0BAS 0x0000f800
  130. #define CONFIG_SYS_SDRAM_R1BAS 0x00000000
  131. #define CONFIG_SYS_SDRAM_R2BAS 0x00000000
  132. #define CONFIG_SYS_SDRAM_R3BAS 0x00000000
  133. #define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
  134. #define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
  135. #define CONFIG_SYS_SDRAM_CONF1LL 0x80001C00
  136. #define CONFIG_SYS_SDRAM_CONF1HB 0x80001C80
  137. #define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
  138. /* SDRAM Controller */
  139. #define CONFIG_SYS_SDRAM0_MB0CF 0x00000201
  140. #define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
  141. #define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
  142. #define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
  143. #define CONFIG_SYS_SDRAM0_MCOPT1 0x05120000
  144. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  145. #define CONFIG_SYS_SDRAM0_MODT0 0x00000000
  146. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  147. #define CONFIG_SYS_SDRAM0_MODT2 0x00000000
  148. #define CONFIG_SYS_SDRAM0_MODT3 0x00000000
  149. #define CONFIG_SYS_SDRAM0_CODT 0x00000020
  150. #define CONFIG_SYS_SDRAM0_RTR 0x06180000
  151. #define CONFIG_SYS_SDRAM0_INITPLR0 0xA8380000
  152. #define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
  153. #define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
  154. #define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
  155. #define CONFIG_SYS_SDRAM0_INITPLR4 0x81010002
  156. #define CONFIG_SYS_SDRAM0_INITPLR5 0xE4000552
  157. #define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
  158. #define CONFIG_SYS_SDRAM0_INITPLR7 0x8A880000
  159. #define CONFIG_SYS_SDRAM0_INITPLR8 0x8A880000
  160. #define CONFIG_SYS_SDRAM0_INITPLR9 0x8A880000
  161. #define CONFIG_SYS_SDRAM0_INITPLR10 0x8A880000
  162. #define CONFIG_SYS_SDRAM0_INITPLR11 0x81000452
  163. #define CONFIG_SYS_SDRAM0_INITPLR12 0x81010382
  164. #define CONFIG_SYS_SDRAM0_INITPLR13 0x81010002
  165. #define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
  166. #define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
  167. #define CONFIG_SYS_SDRAM0_RQDC 0x80000038
  168. #define CONFIG_SYS_SDRAM0_RFDC 0x00000257
  169. #define CONFIG_SYS_SDRAM0_RDCC 0x40000000
  170. #define CONFIG_SYS_SDRAM0_DLCR 0x00000000
  171. #define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
  172. #define CONFIG_SYS_SDRAM0_WRDTR 0x86000823
  173. #define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
  174. #define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
  175. #define CONFIG_SYS_SDRAM0_SDTR3 0x090C0D15
  176. #define CONFIG_SYS_SDRAM0_MMODE 0x00000452
  177. #define CONFIG_SYS_SDRAM0_MEMODE 0x00000002
  178. #define CONFIG_SYS_MBYTES_SDRAM 256 /* 256MB */
  179. /*
  180. * I2C
  181. */
  182. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  183. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  184. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  185. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  186. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  187. /* I2C bootstrap EEPROM */
  188. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
  189. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  190. #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
  191. /* I2C SYSMON */
  192. #define CONFIG_DTT_LM63 1 /* National LM63 */
  193. #define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
  194. #define CONFIG_DTT_PWM_LOOKUPTABLE \
  195. { { 40, 10 }, { 50, 20 }, { 60, 40 } }
  196. #define CONFIG_DTT_TACH_LIMIT 0xa10
  197. /* RTC configuration */
  198. #define CONFIG_RTC_DS1337 1
  199. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  200. /*
  201. * Ethernet
  202. */
  203. #define CONFIG_IBM_EMAC4_V4 1
  204. #define CONFIG_HAS_ETH0
  205. #define CONFIG_HAS_ETH1
  206. #define CONFIG_PHY_ADDR 2 /* PHY address, See schematics */
  207. #define CONFIG_PHY1_ADDR 3
  208. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  209. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  210. #define CONFIG_PHY_DYNAMIC_ANEG 1
  211. /*
  212. * USB-OHCI
  213. */
  214. #define CONFIG_USB_OHCI_NEW
  215. #undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors*/
  216. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
  217. #define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
  218. #define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
  219. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  220. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  221. /*
  222. * Default environment variables
  223. */
  224. #define CONFIG_EXTRA_ENV_SETTINGS \
  225. CONFIG_AMCC_DEF_ENV \
  226. CONFIG_AMCC_DEF_ENV_POWERPC \
  227. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  228. "kernel_addr=fc000000\0" \
  229. "fdt_addr=fc1e0000\0" \
  230. "ramdisk_addr=fc200000\0" \
  231. "pciconfighost=1\0" \
  232. "pcie_mode=RP:RP\0" \
  233. ""
  234. /*
  235. * Commands additional to the ones defined in amcc-common.h
  236. */
  237. #define CONFIG_CMD_CHIP_CONFIG
  238. #define CONFIG_CMD_DATE
  239. #define CONFIG_CMD_DTT
  240. #define CONFIG_CMD_PCI
  241. #define CONFIG_CMD_SDRAM
  242. /* Partitions */
  243. #define CONFIG_MAC_PARTITION
  244. #define CONFIG_DOS_PARTITION
  245. #define CONFIG_ISO_PARTITION
  246. /*
  247. * PCI stuff
  248. */
  249. /* General PCI */
  250. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  251. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  252. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  253. #define CONFIG_PCI_DISABLE_PCIE
  254. /* Board-specific PCI */
  255. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  256. #undef CONFIG_SYS_PCI_MASTER_INIT
  257. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  258. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  259. /*
  260. * External Bus Controller (EBC) Setup
  261. */
  262. /*
  263. * CompactCenter has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  264. * boot EBC mapping only supports a maximum of 16MBytes
  265. * (4.ff00.0000 - 4.ffff.ffff).
  266. * To solve this problem, the FLASH has to get remapped to another
  267. * EBC address which accepts bigger regions:
  268. *
  269. * 0xfc00.0000 -> 4.cc00.0000
  270. */
  271. /* Memory Bank 0 (NOR-FLASH) initialization */
  272. #define CONFIG_SYS_EBC_PB0AP 0x10055e00
  273. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
  274. /* Memory Bank 1 (NVRAM) initialization */
  275. #define CONFIG_SYS_EBC_PB1AP 0x02815480
  276. /* BAS=NVRAM,BS=1MB,BU=R/W,BW=8bit*/
  277. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NVRAM_BASE | 0x18000)
  278. /* Memory Bank 2 (UART) initialization */
  279. #define CONFIG_SYS_EBC_PB2AP 0x02815480
  280. /* BAS=UART,BS=1MB,BU=R/W,BW=16bit*/
  281. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_UART_BASE | 0x1A000)
  282. /* Memory Bank 3 (IO) initialization */
  283. #define CONFIG_SYS_EBC_PB3AP 0x02815480
  284. /* BAS=IO,BS=1MB,BU=R/W,BW=16bit*/
  285. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_IO_BASE | 0x1A000)
  286. /*
  287. * PPC4xx GPIO Configuration
  288. */
  289. /* 460EX: Use USB configuration */
  290. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  291. { \
  292. /* GPIO Core 0 */ \
  293. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  294. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  295. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  296. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  297. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  298. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  299. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  300. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  301. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  302. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  303. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  304. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  305. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  306. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  307. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  308. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  309. {GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  310. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  311. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  312. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  313. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  314. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  315. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  316. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  317. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  318. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  319. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  320. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  321. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  322. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  323. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  324. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  325. }, \
  326. { \
  327. /* GPIO Core 1 */ \
  328. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  329. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  330. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  331. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  332. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  333. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  334. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  335. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  336. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  337. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  338. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  339. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  340. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  341. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  342. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  343. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  344. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  345. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  346. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 USB_SERVICE_SUSPEND_N */ \
  347. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO51 SPI_CSS_N */ \
  348. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO52 FPGA_PROGRAM_UC_N */ \
  349. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 FPGA_INIT_UC_N */ \
  350. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO54 WD_STROBE */ \
  351. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 LED_2_OUT */ \
  352. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO56 LED_1_OUT */ \
  353. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  354. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  355. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  356. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  357. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO61 STARTUP_FINISHED_N */ \
  358. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO62 STARTUP_FINISHED */ \
  359. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 SERVICE_PORT_ACTIVE */ \
  360. } \
  361. }
  362. #endif /* __CONFIG_H */