inka4x0.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * (C) Copyright 2009
  3. * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
  4. *
  5. * (C) Copyright 2003-2005
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
  17. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  18. /*
  19. * Valid values for CONFIG_SYS_TEXT_BASE are:
  20. * 0xFFE00000 boot low
  21. * 0x00100000 boot from RAM (for testing only)
  22. */
  23. #ifndef CONFIG_SYS_TEXT_BASE
  24. #define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
  25. #endif
  26. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
  27. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  28. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  29. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  30. /*
  31. * Serial console configuration
  32. */
  33. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  34. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  35. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  36. /*
  37. * PCI Mapping:
  38. * 0x40000000 - 0x4fffffff - PCI Memory
  39. * 0x50000000 - 0x50ffffff - PCI IO Space
  40. */
  41. #define CONFIG_PCI_SCAN_SHOW 1
  42. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  43. #define CONFIG_PCI_MEM_BUS 0x40000000
  44. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  45. #define CONFIG_PCI_MEM_SIZE 0x10000000
  46. #define CONFIG_PCI_IO_BUS 0x50000000
  47. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  48. #define CONFIG_PCI_IO_SIZE 0x01000000
  49. #define CONFIG_SYS_XLB_PIPELINING 1
  50. /* Partitions */
  51. #define CONFIG_MAC_PARTITION
  52. #define CONFIG_DOS_PARTITION
  53. #define CONFIG_ISO_PARTITION
  54. /*
  55. * BOOTP options
  56. */
  57. #define CONFIG_BOOTP_BOOTFILESIZE
  58. #define CONFIG_BOOTP_BOOTPATH
  59. #define CONFIG_BOOTP_GATEWAY
  60. #define CONFIG_BOOTP_HOSTNAME
  61. /*
  62. * Command line configuration.
  63. */
  64. #define CONFIG_CMD_DATE
  65. #define CONFIG_CMD_IDE
  66. #define CONFIG_CMD_PCI
  67. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  68. #if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
  69. # define CONFIG_SYS_LOWBOOT 1
  70. #endif
  71. /*
  72. * Autobooting
  73. */
  74. #define CONFIG_PREBOOT "echo;" \
  75. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  76. "echo"
  77. #undef CONFIG_BOOTARGS
  78. #define CONFIG_IPADDR 192.168.100.2
  79. #define CONFIG_SERVERIP 192.168.100.1
  80. #define CONFIG_NETMASK 255.255.255.0
  81. #define HOSTNAME inka4x0
  82. #define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
  83. #define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
  84. #define CONFIG_EXTRA_ENV_SETTINGS \
  85. "netdev=eth0\0" \
  86. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  87. "nfsroot=${serverip}:${rootpath}\0" \
  88. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  89. "addip=setenv bootargs ${bootargs} " \
  90. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  91. ":${hostname}:${netdev}:off panic=1\0" \
  92. "addcons=setenv bootargs ${bootargs} " \
  93. "console=ttyS0,${baudrate}\0" \
  94. "flash_nfs=run nfsargs addip addcons;" \
  95. "bootm ${kernel_addr}\0" \
  96. "net_nfs=tftp 200000 ${bootfile};" \
  97. "run nfsargs addip addcons;bootm\0" \
  98. "enable_disp=mw.l 100000 04000000 1;" \
  99. "cp.l 100000 f0000b20 1;" \
  100. "cp.l 100000 f0000b28 1\0" \
  101. "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
  102. "ide_boot=ext2load ide 0:1 200000 uImage;" \
  103. "run ideargs addip addcons enable_disp;bootm\0" \
  104. "brightness=255\0" \
  105. ""
  106. #define CONFIG_BOOTCOMMAND "run ide_boot"
  107. /*
  108. * IPB Bus clocking configuration.
  109. */
  110. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  111. /*
  112. * Flash configuration
  113. */
  114. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  115. #define CONFIG_FLASH_CFI_DRIVER 1
  116. #define CONFIG_SYS_FLASH_BASE 0xffe00000
  117. #define CONFIG_SYS_FLASH_SIZE 0x00200000
  118. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  119. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  120. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  121. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  122. /*
  123. * Environment settings
  124. */
  125. #define CONFIG_ENV_IS_IN_FLASH 1
  126. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
  127. #define CONFIG_ENV_SIZE 0x2000
  128. #define CONFIG_ENV_SECT_SIZE 0x2000
  129. #define CONFIG_ENV_OVERWRITE 1
  130. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  131. /*
  132. * Memory map
  133. */
  134. #define CONFIG_SYS_MBAR 0xF0000000
  135. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  136. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  137. /*
  138. * SDRAM controller configuration
  139. */
  140. #undef CONFIG_SDR_MT48LC16M16A2
  141. #undef CONFIG_DDR_MT46V16M16
  142. #undef CONFIG_DDR_MT46V32M16
  143. #undef CONFIG_DDR_HYB25D512160BF
  144. #define CONFIG_DDR_K4H511638C
  145. /* Use ON-Chip SRAM until RAM will be available */
  146. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  147. /* preserve space for the post_word at end of on-chip SRAM */
  148. #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
  149. #ifdef CONFIG_POST
  150. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  151. #else
  152. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  153. #endif
  154. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  155. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  156. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  157. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  158. # define CONFIG_SYS_RAMBOOT 1
  159. #endif
  160. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  161. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  162. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  163. /*
  164. * Ethernet configuration
  165. */
  166. #define CONFIG_MPC5xxx_FEC 1
  167. #define CONFIG_MPC5xxx_FEC_MII100
  168. /*
  169. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  170. */
  171. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  172. #define CONFIG_PHY_ADDR 0x00
  173. #define CONFIG_MII
  174. /*
  175. * GPIO configuration
  176. *
  177. * use CS1 as gpio_wkup_6 output
  178. * Bit 0 (mask: 0x80000000): 0
  179. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  180. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  181. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  182. * EEPROM
  183. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  184. * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
  185. * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
  186. * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
  187. */
  188. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
  189. /*
  190. * RTC configuration
  191. */
  192. #define CONFIG_RTC_RTC4543 1 /* use external RTC */
  193. /*
  194. * Software (bit-bang) three wire serial configuration
  195. *
  196. * Note that we need the ifdefs because otherwise compilation of
  197. * mkimage.c fails.
  198. */
  199. #define CONFIG_SOFT_TWS 1
  200. #ifdef TWS_IMPLEMENTATION
  201. #include <mpc5xxx.h>
  202. #include <asm/io.h>
  203. #define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
  204. #define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
  205. #define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
  206. #define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
  207. static inline void tws_ce(unsigned bit)
  208. {
  209. struct mpc5xxx_wu_gpio *wu_gpio =
  210. (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
  211. if (bit)
  212. setbits_8(&wu_gpio->dvo, TWS_CE);
  213. else
  214. clrbits_8(&wu_gpio->dvo, TWS_CE);
  215. }
  216. static inline void tws_wr(unsigned bit)
  217. {
  218. struct mpc5xxx_wu_gpio *wu_gpio =
  219. (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
  220. if (bit)
  221. setbits_8(&wu_gpio->dvo, TWS_WR);
  222. else
  223. clrbits_8(&wu_gpio->dvo, TWS_WR);
  224. }
  225. static inline void tws_clk(unsigned bit)
  226. {
  227. struct mpc5xxx_gpio *gpio =
  228. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  229. if (bit)
  230. setbits_8(&gpio->sint_dvo, TWS_CLK);
  231. else
  232. clrbits_8(&gpio->sint_dvo, TWS_CLK);
  233. }
  234. static inline void tws_data(unsigned bit)
  235. {
  236. struct mpc5xxx_gpio *gpio =
  237. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  238. if (bit)
  239. setbits_8(&gpio->sint_dvo, TWS_DATA);
  240. else
  241. clrbits_8(&gpio->sint_dvo, TWS_DATA);
  242. }
  243. static inline unsigned tws_data_read(void)
  244. {
  245. struct mpc5xxx_gpio *gpio =
  246. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  247. return !!(in_8(&gpio->sint_ival) & TWS_DATA);
  248. }
  249. static inline void tws_data_config_output(unsigned output)
  250. {
  251. struct mpc5xxx_gpio *gpio =
  252. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  253. if (output)
  254. setbits_8(&gpio->sint_ddr, TWS_DATA);
  255. else
  256. clrbits_8(&gpio->sint_ddr, TWS_DATA);
  257. }
  258. #endif /* TWS_IMPLEMENTATION */
  259. /*
  260. * Miscellaneous configurable options
  261. */
  262. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  263. #if defined(CONFIG_CMD_KGDB)
  264. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  265. #else
  266. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  267. #endif
  268. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  269. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  270. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  271. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  272. #if defined(CONFIG_CMD_KGDB)
  273. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  274. #endif
  275. /* Enable an alternate, more extensive memory test */
  276. #define CONFIG_SYS_ALT_MEMTEST
  277. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  278. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  279. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  280. /*
  281. * Various low-level settings
  282. */
  283. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  284. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  285. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  286. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  287. #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  288. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  289. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  290. /* 32Mbit SRAM @0x30000000 */
  291. #define CONFIG_SYS_CS1_START 0x30000000
  292. #define CONFIG_SYS_CS1_SIZE 0x00400000
  293. #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
  294. /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  295. #define CONFIG_SYS_CS2_START 0x80000000
  296. #define CONFIG_SYS_CS2_SIZE 0x0001000
  297. #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
  298. /* GPIO in @0x30400000 */
  299. #define CONFIG_SYS_CS3_START 0x30400000
  300. #define CONFIG_SYS_CS3_SIZE 0x00100000
  301. #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
  302. #define CONFIG_SYS_CS_BURST 0x00000000
  303. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  304. /*-----------------------------------------------------------------------
  305. * USB stuff
  306. *-----------------------------------------------------------------------
  307. */
  308. #define CONFIG_USB_OHCI
  309. #define CONFIG_USB_CLOCK 0x00015555
  310. #define CONFIG_USB_CONFIG 0x00001000
  311. /*-----------------------------------------------------------------------
  312. * IDE/ATA stuff Supports IDE harddisk
  313. *-----------------------------------------------------------------------
  314. */
  315. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  316. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  317. #undef CONFIG_IDE_LED /* LED for ide not supported */
  318. #define CONFIG_IDE_PREINIT
  319. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  320. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  321. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  322. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  323. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
  324. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
  325. #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
  326. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  327. #define CONFIG_ATAPI 1
  328. #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
  329. #endif /* __CONFIG_H */