edminiv2.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /*
  2. * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
  3. *
  4. * Based on original Kirkwood support which is
  5. * (C) Copyright 2009
  6. * Marvell Semiconductor <www.marvell.com>
  7. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef _CONFIG_EDMINIV2_H
  12. #define _CONFIG_EDMINIV2_H
  13. /*
  14. * SPL
  15. */
  16. #define CONFIG_SPL_FRAMEWORK
  17. #define CONFIG_SPL_TEXT_BASE 0xffff0000
  18. #define CONFIG_SPL_MAX_SIZE 0x0000fff0
  19. #define CONFIG_SPL_STACK 0x00020000
  20. #define CONFIG_SPL_BSS_START_ADDR 0x00020000
  21. #define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
  22. #define CONFIG_SYS_SPL_MALLOC_START 0x00040000
  23. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
  24. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/orion5x/u-boot-spl.lds"
  25. #define CONFIG_SPL_BOARD_INIT
  26. #define CONFIG_SYS_UBOOT_BASE 0xfff90000
  27. #define CONFIG_SYS_UBOOT_START 0x00800000
  28. #define CONFIG_SYS_TEXT_BASE 0x00800000
  29. /*
  30. * High Level Configuration Options (easy to change)
  31. */
  32. #define CONFIG_MARVELL 1
  33. #define CONFIG_FEROCEON 1 /* CPU Core subversion */
  34. #define CONFIG_88F5182 1 /* SOC Name */
  35. #define CONFIG_MACH_EDMINIV2 1 /* Machine type */
  36. #include <asm/arch/orion5x.h>
  37. /*
  38. * CLKs configurations
  39. */
  40. /*
  41. * Board-specific values for Orion5x MPP low level init:
  42. * - MPPs 12 to 15 are SATA LEDs (mode 5)
  43. * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
  44. * MPP16 to MPP19, mode 0 for others
  45. */
  46. #define ORION5X_MPP0_7 0x00000003
  47. #define ORION5X_MPP8_15 0x55550000
  48. #define ORION5X_MPP16_23 0x00005555
  49. /*
  50. * Board-specific values for Orion5x GPIO low level init:
  51. * - GPIO3 is input (RTC interrupt)
  52. * - GPIO16 is Power LED control (0 = on, 1 = off)
  53. * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
  54. * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
  55. * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
  56. * - GPIO22 is SATA disk power status ()
  57. * - GPIO23 is supply status for SATA disk ()
  58. * - GPIO24 is supply control for board (write 1 to power off)
  59. * Last GPIO is 25, further bits are supposed to be 0.
  60. * Enable mask has ones for INPUT, 0 for OUTPUT.
  61. * Default is LED ON, board ON :)
  62. */
  63. #define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
  64. #define ORION5X_GPIO_OUT_VALUE 0x00000000
  65. #define ORION5X_GPIO_IN_POLARITY 0x000000d0
  66. /*
  67. * NS16550 Configuration
  68. */
  69. #define CONFIG_SYS_NS16550_SERIAL
  70. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  71. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
  72. #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
  73. /*
  74. * Serial Port configuration
  75. * The following definitions let you select what serial you want to use
  76. * for your console driver.
  77. */
  78. #define CONFIG_CONS_INDEX 1 /*Console on UART0 */
  79. #define CONFIG_BAUDRATE 115200
  80. #define CONFIG_SYS_BAUDRATE_TABLE \
  81. { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
  82. /*
  83. * FLASH configuration
  84. */
  85. #define CONFIG_SYS_FLASH_CFI
  86. #define CONFIG_FLASH_CFI_DRIVER
  87. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  88. #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
  89. #define CONFIG_SYS_FLASH_BASE 0xfff80000
  90. /* auto boot */
  91. /*
  92. * For booting Linux, the board info and command line data
  93. * have to be in the first 8 MB of memory, since this is
  94. * the maximum mapped by the Linux kernel during initialization.
  95. */
  96. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  97. #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
  98. #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
  99. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
  100. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  101. +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */
  102. /*
  103. * Commands configuration
  104. */
  105. #define CONFIG_CMD_IDE
  106. /*
  107. * Network
  108. */
  109. #ifdef CONFIG_CMD_NET
  110. #define CONFIG_MVGBE /* Enable Marvell GbE Driver */
  111. #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
  112. #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
  113. #define CONFIG_PHY_BASE_ADR 0x8
  114. #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
  115. #define CONFIG_NETCONSOLE /* include NetConsole support */
  116. #define CONFIG_MII /* expose smi ove miiphy interface */
  117. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
  118. #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
  119. #endif
  120. /*
  121. * IDE
  122. */
  123. #ifdef CONFIG_CMD_IDE
  124. #define __io
  125. #define CONFIG_IDE_PREINIT
  126. #define CONFIG_DOS_PARTITION
  127. /* ED Mini V has an IDE-compatible SATA connector for port 1 */
  128. #define CONFIG_MVSATA_IDE
  129. #define CONFIG_MVSATA_IDE_USE_PORT1
  130. /* Needs byte-swapping for ATA data register */
  131. #define CONFIG_IDE_SWAP_IO
  132. /* Data, registers and alternate blocks are at the same offset */
  133. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
  134. #define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
  135. #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
  136. /* Each 8-bit ATA register is aligned to a 4-bytes address */
  137. #define CONFIG_SYS_ATA_STRIDE 4
  138. /* Controller supports 48-bits LBA addressing */
  139. #define CONFIG_LBA48
  140. /* A single bus, a single device */
  141. #define CONFIG_SYS_IDE_MAXBUS 1
  142. #define CONFIG_SYS_IDE_MAXDEVICE 1
  143. /* ATA registers base is at SATA controller base */
  144. #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
  145. /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
  146. #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
  147. /* end of IDE defines */
  148. #endif /* CMD_IDE */
  149. /*
  150. * Common USB/EHCI configuration
  151. */
  152. #ifdef CONFIG_CMD_USB
  153. #define CONFIG_USB_EHCI /* Enable EHCI USB support */
  154. #define CONFIG_USB_EHCI_MARVELL
  155. #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
  156. #define CONFIG_DOS_PARTITION
  157. #define CONFIG_ISO_PARTITION
  158. #define CONFIG_SUPPORT_VFAT
  159. #endif /* CONFIG_CMD_USB */
  160. /*
  161. * I2C related stuff
  162. */
  163. #ifdef CONFIG_CMD_I2C
  164. #define CONFIG_SYS_I2C
  165. #define CONFIG_SYS_I2C_MVTWSI
  166. #define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
  167. #define CONFIG_SYS_I2C_SLAVE 0x0
  168. #define CONFIG_SYS_I2C_SPEED 100000
  169. #endif
  170. /*
  171. * Environment variables configurations
  172. */
  173. #define CONFIG_ENV_IS_IN_FLASH 1
  174. #define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
  175. #define CONFIG_ENV_SIZE 0x2000
  176. #define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
  177. /*
  178. * Size of malloc() pool
  179. */
  180. #define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
  181. /*
  182. * Other required minimal configurations
  183. */
  184. #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
  185. #define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
  186. #define CONFIG_NR_DRAM_BANKS 1
  187. #define CONFIG_SYS_LOAD_ADDR 0x00800000
  188. #define CONFIG_SYS_MEMTEST_START 0x00400000
  189. #define CONFIG_SYS_MEMTEST_END 0x007fffff
  190. #define CONFIG_SYS_RESET_ADDRESS 0xffff0000
  191. #define CONFIG_SYS_MAXARGS 16
  192. /* Enable command line editing */
  193. #define CONFIG_CMDLINE_EDITING
  194. /* provide extensive help */
  195. #define CONFIG_SYS_LONGHELP
  196. /* additions for new relocation code, must be added to all boards */
  197. #define CONFIG_SYS_SDRAM_BASE 0
  198. #define CONFIG_SYS_INIT_SP_ADDR \
  199. (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
  200. #endif /* _CONFIG_EDMINIV2_H */