digsy_mtc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2005-2007
  6. * Modified for InterControl digsyMTC MPC5200 board by
  7. * Frank Bodammer, GCD Hard- & Software GmbH,
  8. * frank.bodammer@gcd-solutions.de
  9. *
  10. * (C) Copyright 2009 Semihalf
  11. * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #ifndef __CONFIG_H
  16. #define __CONFIG_H
  17. /*
  18. * High Level Configuration Options
  19. */
  20. #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
  21. #define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
  22. /*
  23. * Valid values for CONFIG_SYS_TEXT_BASE are:
  24. * 0xFFF00000 boot high (standard configuration)
  25. * 0xFE000000 boot low
  26. * 0x00100000 boot from RAM (for testing only)
  27. */
  28. #ifndef CONFIG_SYS_TEXT_BASE
  29. #define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
  30. #endif
  31. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000
  32. #define CONFIG_SYS_CACHELINE_SIZE 32
  33. /*
  34. * Serial console configuration
  35. */
  36. #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
  37. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  38. #define CONFIG_SYS_BAUDRATE_TABLE \
  39. { 9600, 19200, 38400, 57600, 115200, 230400 }
  40. /*
  41. * PCI Mapping:
  42. * 0x40000000 - 0x4fffffff - PCI Memory
  43. * 0x50000000 - 0x50ffffff - PCI IO Space
  44. */
  45. #define CONFIG_PCI_SCAN_SHOW 1
  46. #define CONFIG_PCI_BOOTDELAY 250
  47. #define CONFIG_PCI_MEM_BUS 0x40000000
  48. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  49. #define CONFIG_PCI_MEM_SIZE 0x10000000
  50. #define CONFIG_PCI_IO_BUS 0x50000000
  51. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  52. #define CONFIG_PCI_IO_SIZE 0x01000000
  53. /*
  54. * Partitions
  55. */
  56. #define CONFIG_DOS_PARTITION
  57. #define CONFIG_BZIP2
  58. /*
  59. * Video
  60. */
  61. #ifdef CONFIG_VIDEO
  62. #define CONFIG_VIDEO_MB862xx
  63. #define CONFIG_VIDEO_MB862xx_ACCEL
  64. #define CONFIG_VIDEO_CORALP
  65. #define CONFIG_VIDEO_LOGO
  66. #define CONFIG_VIDEO_BMP_LOGO
  67. #define CONFIG_SPLASH_SCREEN
  68. #define CONFIG_VIDEO_BMP_GZIP
  69. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
  70. /* Coral-PA clock frequency, geo and other both 133MHz */
  71. #define CONFIG_SYS_MB862xx_CCF 0x00050000
  72. /* Video SDRAM parameters */
  73. #define CONFIG_SYS_MB862xx_MMR 0x11d7fa72
  74. #endif
  75. /*
  76. * Command line configuration.
  77. */
  78. #ifdef CONFIG_VIDEO
  79. #define CONFIG_CMD_BMP
  80. #endif
  81. #define CONFIG_CMD_DATE
  82. #define CONFIG_CMD_DIAG
  83. #define CONFIG_CMD_EEPROM
  84. #define CONFIG_CMD_IDE
  85. #define CONFIG_CMD_IRQ
  86. #define CONFIG_CMD_PCI
  87. #define CONFIG_CMD_REGINFO
  88. #define CONFIG_CMD_SAVES
  89. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
  90. #define CONFIG_SYS_LOWBOOT 1
  91. #endif
  92. /*
  93. * Autobooting
  94. */
  95. #undef CONFIG_BOOTARGS
  96. #define CONFIG_EXTRA_ENV_SETTINGS \
  97. "fw_image=digsyMPC.img\0" \
  98. "mtcb_start=mtc led diag orange; run mtcb_1\0" \
  99. "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
  100. "do mtc led $x; done\0" \
  101. "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
  102. "else run mtcb_fw; fi\0" \
  103. "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
  104. "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
  105. "mtcb_update=mtc led user1 orange;" \
  106. "while mtc key; do ; done; run mtcb_2;\0" \
  107. "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
  108. "mtcb_usb1=if fatload usb 0 400000 script.img; " \
  109. "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
  110. "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
  111. "then run mtcb_dousb; else run mtcb_ide; fi\0" \
  112. "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
  113. "run mtcb_wait_flickr mtcb_ds_1;\0" \
  114. "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
  115. "source 400000; else run mtcb_error; fi\0" \
  116. "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
  117. "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
  118. "else run mtcb_error; fi\0" \
  119. "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
  120. "run mtcb_checkfw\0" \
  121. "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
  122. "else run mtcb_error; fi\0" \
  123. "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
  124. "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
  125. "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
  126. "mtcb_uledflckr=mtc led user1 orange 11\0" \
  127. "mtcb_error=mtc led user1 red\0" \
  128. "mtcb_clear=erase ff000000 ff0fffff\0" \
  129. "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
  130. "mtcb_success=mtc led user1 green\0" \
  131. "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
  132. "then run mtcb_doide; else run mtcb_error; fi\0" \
  133. "mtcb_doide=mtc led user2 green 1;" \
  134. "run mtcb_wait_flickr mtcb_di_1;\0" \
  135. "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
  136. "else run mtcb_error; fi\0" \
  137. "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
  138. "ramdisk_num_sector=16\0" \
  139. "flash_base=ff000000\0" \
  140. "flashdisk_size=e00000\0" \
  141. "env_sector=fff60000\0" \
  142. "flashdisk_start=ff100000\0" \
  143. "load_cmd=tftp 400000 digsyMPC.img\0" \
  144. "clear_cmd=erase ff000000 ff0fffff\0" \
  145. "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
  146. "update_cmd=run load_cmd; " \
  147. "iminfo 400000; " \
  148. "run clear_cmd flash_cmd; " \
  149. "iminfo ff000000\0" \
  150. "spi_driver=yes\0" \
  151. "spi_watchdog=no\0" \
  152. "ftps_start=yes\0" \
  153. "ftps_user1=admin\0" \
  154. "ftps_pass1=admin\0" \
  155. "ftps_base1=/\0" \
  156. "ftps_home1=/\0" \
  157. "plc_sio_srv=no\0" \
  158. "plc_sio_baud=57600\0" \
  159. "plc_sio_parity=no\0" \
  160. "plc_sio_stop=1\0" \
  161. "plc_sio_com=2\0" \
  162. "plc_eth_srv=yes\0" \
  163. "plc_eth_port=1200\0" \
  164. "plc_root=/ide/\0" \
  165. "diag_level=0\0" \
  166. "webvisu=no\0" \
  167. "plc_can1_routing=no\0" \
  168. "plc_can1_baudrate=250\0" \
  169. "plc_can2_routing=no\0" \
  170. "plc_can2_baudrate=250\0" \
  171. "plc_can3_routing=no\0" \
  172. "plc_can3_baudrate=250\0" \
  173. "plc_can4_routing=no\0" \
  174. "plc_can4_baudrate=250\0" \
  175. "netdev=eth0\0" \
  176. "console=ttyPSC0\0" \
  177. "kernel_addr_r=400000\0" \
  178. "fdt_addr_r=600000\0" \
  179. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  180. "nfsroot=${serverip}:${rootpath}\0" \
  181. "addip=setenv bootargs ${bootargs} " \
  182. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  183. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  184. "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
  185. "rootpath=/opt/eldk/ppc_6xx\0" \
  186. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  187. "tftp ${fdt_addr_r} ${fdt_file};" \
  188. "run nfsargs addip addcons;" \
  189. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  190. "load=tftp 200000 ${u-boot}\0" \
  191. "update=protect off FFF00000 +${filesize};" \
  192. "erase FFF00000 +${filesize};" \
  193. "cp.b 200000 FFF00000 ${filesize};" \
  194. "protect on FFF00000 +${filesize}\0" \
  195. ""
  196. #define CONFIG_BOOTCOMMAND "run mtcb_start"
  197. /*
  198. * I2C configuration
  199. */
  200. #define CONFIG_HARD_I2C 1
  201. #define CONFIG_SYS_I2C_MODULE 1
  202. #define CONFIG_SYS_I2C_SPEED 100000
  203. #define CONFIG_SYS_I2C_SLAVE 0x7F
  204. /*
  205. * EEPROM configuration
  206. */
  207. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  208. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  209. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  210. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  211. /*
  212. * RTC configuration
  213. */
  214. #if defined(CONFIG_DIGSY_REV5)
  215. #define CONFIG_SYS_I2C_RTC_ADDR 0x56
  216. #define CONFIG_RTC_RV3029
  217. /* Enable 5k Ohm trickle charge resistor */
  218. #define CONFIG_SYS_RV3029_TCR 0x20
  219. #else
  220. #define CONFIG_RTC_DS1337
  221. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  222. #define CONFIG_SYS_DS1339_TCR_VAL 0xAB /* diode + 4k resistor */
  223. #endif
  224. /*
  225. * Flash configuration
  226. */
  227. #define CONFIG_SYS_FLASH_CFI 1
  228. #define CONFIG_FLASH_CFI_DRIVER 1
  229. #if defined(CONFIG_DIGSY_REV5)
  230. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  231. #define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
  232. #define CONFIG_SYS_MAX_FLASH_BANKS 2
  233. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
  234. CONFIG_SYS_FLASH_BASE_CS1}
  235. #define CONFIG_SYS_UPDATE_FLASH_SIZE
  236. #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
  237. #else
  238. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  239. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  240. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  241. #endif
  242. #define CONFIG_SYS_MAX_FLASH_SECT 256
  243. #define CONFIG_FLASH_16BIT
  244. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  245. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  246. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
  247. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  248. #define OF_CPU "PowerPC,5200@0"
  249. #define OF_SOC "soc5200@f0000000"
  250. #define OF_TBCLK (bd->bi_busfreq / 4)
  251. #define CONFIG_BOARD_EARLY_INIT_R
  252. #define CONFIG_MISC_INIT_R
  253. /*
  254. * Environment settings
  255. */
  256. #define CONFIG_ENV_IS_IN_FLASH 1
  257. #if defined(CONFIG_LOWBOOT)
  258. #define CONFIG_ENV_ADDR 0xFF060000
  259. #else /* CONFIG_LOWBOOT */
  260. #define CONFIG_ENV_ADDR 0xFFF60000
  261. #endif /* CONFIG_LOWBOOT */
  262. #define CONFIG_ENV_SIZE 0x10000
  263. #define CONFIG_ENV_SECT_SIZE 0x20000
  264. #define CONFIG_ENV_OVERWRITE 1
  265. /*
  266. * Memory map
  267. */
  268. #define CONFIG_SYS_MBAR 0xF0000000
  269. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  270. #if !defined(CONFIG_SYS_LOWBOOT)
  271. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  272. #else
  273. #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
  274. #endif
  275. /*
  276. * Use SRAM until RAM will be available
  277. */
  278. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  279. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  280. #define CONFIG_SYS_GBL_DATA_OFFSET \
  281. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  282. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  283. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  284. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  285. #define CONFIG_SYS_RAMBOOT 1
  286. #endif
  287. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  288. #define CONFIG_SYS_MALLOC_LEN (4096 << 10)
  289. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  290. /*
  291. * Ethernet configuration
  292. */
  293. #define CONFIG_MPC5xxx_FEC 1
  294. #define CONFIG_MPC5xxx_FEC_MII100
  295. #if defined(CONFIG_DIGSY_REV5)
  296. #define CONFIG_PHY_ADDR 0x01
  297. #else
  298. #define CONFIG_PHY_ADDR 0x00
  299. #endif
  300. #define CONFIG_PHY_RESET_DELAY 1000
  301. #define CONFIG_NETCONSOLE /* include NetConsole support */
  302. /*
  303. * GPIO configuration
  304. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
  305. * Bit 0 (mask 0x80000000) : 0x1
  306. * SPI on Tmr2/3/4/5 pins
  307. * Bit 2:3 (mask 0x30000000) : 0x2
  308. * ATA cs0/1 on csb_4/5
  309. * Bit 6:7 (mask 0x03000000) : 0x2
  310. * Ethernet 100Mbit with MD
  311. * Bits 12:15 (mask 0x000f0000): 0x5
  312. * USB - Two UARTs
  313. * Bits 18:19 (mask 0x00003000) : 0x2
  314. * PSC3 - USB2 on PSC3
  315. * Bits 20:23 (mask 0x00000f00) : 0x1
  316. * PSC2 - CAN1&2 on PSC2 pins
  317. * Bits 25:27 (mask 0x00000070) : 0x1
  318. * PSC1 - AC97 functionality
  319. * Bits 29:31 (mask 0x00000007) : 0x2
  320. */
  321. #define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
  322. /*
  323. * Miscellaneous configurable options
  324. */
  325. #define CONFIG_SYS_LONGHELP
  326. #define CONFIG_AUTO_COMPLETE 1
  327. #define CONFIG_CMDLINE_EDITING 1
  328. #define CONFIG_MX_CYCLIC 1
  329. #define CONFIG_SYS_CBSIZE 1024
  330. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  331. #define CONFIG_SYS_MAXARGS 32
  332. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  333. #define CONFIG_SYS_ALT_MEMTEST
  334. #define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
  335. #define CONFIG_SYS_MEMTEST_START 0x00010000
  336. #define CONFIG_SYS_MEMTEST_END 0x019fffff
  337. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  338. /*
  339. * Various low-level settings
  340. */
  341. #define CONFIG_SYS_SDRAM_CS1 1
  342. #define CONFIG_SYS_XLB_PIPELINING 1
  343. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  344. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  345. #if defined(CONFIG_SYS_LOWBOOT)
  346. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  347. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  348. #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
  349. #endif
  350. #define CONFIG_SYS_CS4_START 0x60000000
  351. #define CONFIG_SYS_CS4_SIZE 0x1000
  352. #define CONFIG_SYS_CS4_CFG 0x0008FC00
  353. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  354. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  355. #define CONFIG_SYS_CS0_CFG 0x0002DD00
  356. #if defined(CONFIG_DIGSY_REV5)
  357. #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
  358. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
  359. #define CONFIG_SYS_CS1_CFG 0x0002DD00
  360. #endif
  361. #define CONFIG_SYS_CS_BURST 0x00000000
  362. #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
  363. #if !defined(CONFIG_SYS_LOWBOOT)
  364. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  365. #else
  366. #define CONFIG_SYS_RESET_ADDRESS 0xff000100
  367. #endif
  368. /*
  369. * USB
  370. */
  371. #define CONFIG_USB_OHCI_NEW
  372. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  373. #define CONFIG_USB_CLOCK 0x00013333
  374. #define CONFIG_USB_CONFIG 0x00002000
  375. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  376. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  377. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  378. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  379. /*
  380. * IDE/ATA
  381. */
  382. #define CONFIG_IDE_RESET
  383. #define CONFIG_IDE_PREINIT
  384. #define CONFIG_SYS_ATA_CS_ON_I2C2
  385. #define CONFIG_SYS_IDE_MAXBUS 1
  386. #define CONFIG_SYS_IDE_MAXDEVICE 1
  387. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  388. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  389. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  390. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  391. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  392. #define CONFIG_SYS_ATA_STRIDE 4
  393. #define CONFIG_ATAPI 1
  394. #define CONFIG_LBA48 1
  395. #endif /* __CONFIG_H */