db-mv784mp-gp.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _CONFIG_DB_MV7846MP_GP_H
  7. #define _CONFIG_DB_MV7846MP_GP_H
  8. /*
  9. * High Level Configuration Options (easy to change)
  10. */
  11. #define CONFIG_DB_784MP_GP /* Board target name for DDR training */
  12. #define CONFIG_DISPLAY_BOARDINFO_LATE
  13. /*
  14. * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
  15. * for DDR ECC byte filling in the SPL before loading the main
  16. * U-Boot into it.
  17. */
  18. #define CONFIG_SYS_TEXT_BASE 0x00800000
  19. #define CONFIG_SYS_TCLK 250000000 /* 250MHz */
  20. /*
  21. * Commands configuration
  22. */
  23. #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
  24. #define CONFIG_CMD_ENV
  25. #define CONFIG_CMD_NAND
  26. #define CONFIG_CMD_PCI
  27. #define CONFIG_CMD_SATA
  28. /* I2C */
  29. #define CONFIG_SYS_I2C
  30. #define CONFIG_SYS_I2C_MVTWSI
  31. #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
  32. #define CONFIG_SYS_I2C_SLAVE 0x0
  33. #define CONFIG_SYS_I2C_SPEED 100000
  34. /* USB/EHCI configuration */
  35. #define CONFIG_EHCI_IS_TDI
  36. #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
  37. /* SPI NOR flash default params, used by sf commands */
  38. #define CONFIG_SF_DEFAULT_SPEED 1000000
  39. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
  40. /* Environment in SPI NOR flash */
  41. #define CONFIG_ENV_IS_IN_SPI_FLASH
  42. #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
  43. #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
  44. #define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
  45. #define CONFIG_PHY_MARVELL /* there is a marvell phy */
  46. #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
  47. #define CONFIG_SYS_ALT_MEMTEST
  48. /* SATA support */
  49. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  50. #define CONFIG_SATA_MV
  51. #define CONFIG_LIBATA
  52. #define CONFIG_LBA48
  53. #define CONFIG_EFI_PARTITION
  54. #define CONFIG_DOS_PARTITION
  55. /* Additional FS support/configuration */
  56. #define CONFIG_SUPPORT_VFAT
  57. /* PCIe support */
  58. #ifndef CONFIG_SPL_BUILD
  59. #define CONFIG_PCI_MVEBU
  60. #define CONFIG_PCI_SCAN_SHOW
  61. #endif
  62. /* NAND */
  63. #define CONFIG_SYS_NAND_USE_FLASH_BBT
  64. #define CONFIG_SYS_NAND_ONFI_DETECTION
  65. /*
  66. * mv-common.h should be defined after CMD configs since it used them
  67. * to enable certain macros
  68. */
  69. #include "mv-common.h"
  70. /*
  71. * Memory layout while starting into the bin_hdr via the
  72. * BootROM:
  73. *
  74. * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
  75. * 0x4000.4030 bin_hdr start address
  76. * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
  77. * 0x4007.fffc BootROM stack top
  78. *
  79. * The address space between 0x4007.fffc and 0x400f.fff is not locked in
  80. * L2 cache thus cannot be used.
  81. */
  82. /* SPL */
  83. /* Defines for SPL */
  84. #define CONFIG_SPL_FRAMEWORK
  85. #define CONFIG_SPL_TEXT_BASE 0x40004030
  86. #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
  87. #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
  88. #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
  89. #ifdef CONFIG_SPL_BUILD
  90. #define CONFIG_SYS_MALLOC_SIMPLE
  91. #endif
  92. #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
  93. #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
  94. /* SPL related SPI defines */
  95. #define CONFIG_SPL_SPI_LOAD
  96. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
  97. #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
  98. /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
  99. #define CONFIG_SPD_EEPROM 0x4e
  100. #define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
  101. #endif /* _CONFIG_DB_MV7846MP_GP_H */