db-88f6720.h 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * Copyright (C) 2016 Stefan Roese <sr@denx.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _CONFIG_DB_88F6720_H
  7. #define _CONFIG_DB_88F6720_H
  8. /*
  9. * High Level Configuration Options (easy to change)
  10. */
  11. #define CONFIG_DISPLAY_BOARDINFO_LATE
  12. /*
  13. * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
  14. * for DDR ECC byte filling in the SPL before loading the main
  15. * U-Boot into it.
  16. */
  17. #define CONFIG_SYS_TEXT_BASE 0x00800000
  18. #define CONFIG_SYS_TCLK 200000000 /* 200MHz */
  19. /*
  20. * Commands configuration
  21. */
  22. #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
  23. #define CONFIG_CMD_ENV
  24. /* I2C */
  25. #define CONFIG_SYS_I2C
  26. #define CONFIG_SYS_I2C_MVTWSI
  27. #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
  28. #define CONFIG_SYS_I2C_SLAVE 0x0
  29. #define CONFIG_SYS_I2C_SPEED 100000
  30. /* USB/EHCI configuration */
  31. #define CONFIG_EHCI_IS_TDI
  32. #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
  33. /* SPI NOR flash default params, used by sf commands */
  34. #define CONFIG_SF_DEFAULT_SPEED 1000000
  35. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
  36. /* Environment in SPI NOR flash */
  37. #define CONFIG_ENV_IS_IN_SPI_FLASH
  38. #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
  39. #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
  40. #define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
  41. #define CONFIG_PHY_MARVELL /* there is a marvell phy */
  42. #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
  43. #define CONFIG_SYS_ALT_MEMTEST
  44. /* Additional FS support/configuration */
  45. #define CONFIG_SUPPORT_VFAT
  46. /*
  47. * mv-common.h should be defined after CMD configs since it used them
  48. * to enable certain macros
  49. */
  50. #include "mv-common.h"
  51. /*
  52. * Memory layout while starting into the bin_hdr via the
  53. * BootROM:
  54. *
  55. * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
  56. * 0x4000.4030 bin_hdr start address
  57. * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
  58. * 0x4007.fffc BootROM stack top
  59. *
  60. * The address space between 0x4007.fffc and 0x400f.fff is not locked in
  61. * L2 cache thus cannot be used.
  62. */
  63. /* SPL */
  64. /* Defines for SPL */
  65. #define CONFIG_SPL_FRAMEWORK
  66. #define CONFIG_SPL_TEXT_BASE 0x40004030
  67. #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
  68. #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
  69. #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
  70. #ifdef CONFIG_SPL_BUILD
  71. #define CONFIG_SYS_MALLOC_SIMPLE
  72. #endif
  73. #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
  74. #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
  75. /* SPL related SPI defines */
  76. #define CONFIG_SPL_SPI_LOAD
  77. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
  78. #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
  79. #endif /* _CONFIG_DB_88F6720_H */