cyrus.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * Based on corenet_ds.h
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __CONFIG_H
  7. #define __CONFIG_H
  8. #define CONFIG_CYRUS
  9. #if !defined(CONFIG_ARCH_P5020) && !defined(CONFIG_ARCH_P5040)
  10. #error Must call Cyrus CONFIG with a specific CPU enabled.
  11. #endif
  12. #define CONFIG_SDCARD
  13. #define CONFIG_FSL_SATA_V2
  14. #define CONFIG_PCIE3
  15. #define CONFIG_PCIE4
  16. #ifdef CONFIG_ARCH_P5020
  17. #define CONFIG_SYS_FSL_RAID_ENGINE
  18. #define CONFIG_SYS_DPAA_RMAN
  19. #endif
  20. #define CONFIG_SYS_DPAA_PME
  21. /*
  22. * Corenet DS style board configuration file
  23. */
  24. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  25. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  26. #define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
  27. #if defined(CONFIG_ARCH_P5020)
  28. #define CONFIG_SYS_CLK_FREQ 133000000
  29. #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
  30. #elif defined(CONFIG_ARCH_P5040)
  31. #define CONFIG_SYS_CLK_FREQ 100000000
  32. #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
  33. #endif
  34. /* High Level Configuration Options */
  35. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  36. #define CONFIG_MP /* support multiple processors */
  37. #define CONFIG_SYS_MMC_MAX_DEVICE 1
  38. #ifndef CONFIG_SYS_TEXT_BASE
  39. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  40. #endif
  41. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  42. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  43. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  44. #define CONFIG_PCIE1 /* PCIE controller 1 */
  45. #define CONFIG_PCIE2 /* PCIE controller 2 */
  46. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  47. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  48. #define CONFIG_ENV_OVERWRITE
  49. #define CONFIG_SYS_NO_FLASH
  50. #if defined(CONFIG_SDCARD)
  51. #define CONFIG_SYS_EXTRA_ENV_RELOC
  52. #define CONFIG_ENV_IS_IN_MMC
  53. #define CONFIG_FSL_FIXED_MMC_LOCATION
  54. #define CONFIG_SYS_MMC_ENV_DEV 0
  55. #define CONFIG_ENV_SIZE 0x2000
  56. #define CONFIG_ENV_OFFSET (512 * 1658)
  57. #endif
  58. /*
  59. * These can be toggled for performance analysis, otherwise use default.
  60. */
  61. #define CONFIG_SYS_CACHE_STASHING
  62. #define CONFIG_BACKSIDE_L2_CACHE
  63. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  64. #define CONFIG_BTB /* toggle branch predition */
  65. #define CONFIG_DDR_ECC
  66. #ifdef CONFIG_DDR_ECC
  67. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  68. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  69. #endif
  70. #define CONFIG_ENABLE_36BIT_PHYS
  71. #ifdef CONFIG_PHYS_64BIT
  72. #define CONFIG_ADDR_MAP
  73. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  74. #endif
  75. /* test POST memory test */
  76. #undef CONFIG_POST
  77. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  78. #define CONFIG_SYS_MEMTEST_END 0x00400000
  79. #define CONFIG_SYS_ALT_MEMTEST
  80. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  81. /*
  82. * Config the L3 Cache as L3 SRAM
  83. */
  84. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  85. #ifdef CONFIG_PHYS_64BIT
  86. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
  87. #else
  88. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  89. #endif
  90. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  91. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  92. #ifdef CONFIG_PHYS_64BIT
  93. #define CONFIG_SYS_DCSRBAR 0xf0000000
  94. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  95. #endif
  96. /*
  97. * DDR Setup
  98. */
  99. #define CONFIG_VERY_BIG_RAM
  100. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  101. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  102. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  103. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  104. #define CONFIG_DDR_SPD
  105. #define CONFIG_SYS_SPD_BUS_NUM 1
  106. #define SPD_EEPROM_ADDRESS1 0x51
  107. #define SPD_EEPROM_ADDRESS2 0x52
  108. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  109. /*
  110. * Local Bus Definitions
  111. */
  112. #define CONFIG_SYS_LBC0_BASE 0xe0000000 /* Start of LBC Registers */
  113. #ifdef CONFIG_PHYS_64BIT
  114. #define CONFIG_SYS_LBC0_BASE_PHYS 0xfe0000000ull
  115. #else
  116. #define CONFIG_SYS_LBC0_BASE_PHYS CONFIG_SYS_LBC0_BASE
  117. #endif
  118. #define CONFIG_SYS_LBC1_BASE 0xe1000000 /* Start of LBC Registers */
  119. #ifdef CONFIG_PHYS_64BIT
  120. #define CONFIG_SYS_LBC1_BASE_PHYS 0xfe1000000ull
  121. #else
  122. #define CONFIG_SYS_LBC1_BASE_PHYS CONFIG_SYS_LBC1_BASE
  123. #endif
  124. /* Set the local bus clock 1/16 of platform clock */
  125. #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_16 | LCRR_EADC_1)
  126. #define CONFIG_SYS_BR0_PRELIM \
  127. (BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
  128. #define CONFIG_SYS_BR1_PRELIM \
  129. (BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
  130. #define CONFIG_SYS_OR0_PRELIM 0xfff00010
  131. #define CONFIG_SYS_OR1_PRELIM 0xfff00010
  132. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  133. #if defined(CONFIG_RAMBOOT_PBL)
  134. #define CONFIG_SYS_RAMBOOT
  135. #endif
  136. #define CONFIG_BOARD_EARLY_INIT_F
  137. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  138. #define CONFIG_MISC_INIT_R
  139. #define CONFIG_HWCONFIG
  140. /* define to use L1 as initial stack */
  141. #define CONFIG_L1_INIT_RAM
  142. #define CONFIG_SYS_INIT_RAM_LOCK
  143. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  144. #ifdef CONFIG_PHYS_64BIT
  145. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  146. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  147. /* The assembler doesn't like typecast */
  148. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  149. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  150. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  151. #else
  152. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  153. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  154. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  155. #endif
  156. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  157. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  158. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  159. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  160. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  161. /* Serial Port - controlled on board with jumper J8
  162. * open - index 2
  163. * shorted - index 1
  164. */
  165. #define CONFIG_CONS_INDEX 1
  166. #define CONFIG_SYS_NS16550_SERIAL
  167. #define CONFIG_SYS_NS16550_REG_SIZE 1
  168. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  169. #define CONFIG_SYS_BAUDRATE_TABLE \
  170. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  171. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  172. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  173. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  174. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  175. /* I2C */
  176. #define CONFIG_SYS_I2C
  177. #define CONFIG_SYS_I2C_FSL
  178. #define CONFIG_I2C_MULTI_BUS
  179. #define CONFIG_I2C_CMD_TREE
  180. #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed and slave address */
  181. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  182. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  183. #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed and slave address */
  184. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  185. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  186. #define CONFIG_SYS_FSL_I2C3_SPEED 400000 /* I2C speed and slave address */
  187. #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
  188. #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
  189. #define CONFIG_SYS_FSL_I2C4_SPEED 400000 /* I2C speed and slave address */
  190. #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
  191. #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
  192. #define CONFIG_ID_EEPROM
  193. #define CONFIG_SYS_I2C_EEPROM_NXID
  194. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  195. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  196. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  197. #define CONFIG_SYS_I2C_GENERIC_MAC
  198. #define CONFIG_SYS_I2C_MAC1_BUS 3
  199. #define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
  200. #define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
  201. #define CONFIG_SYS_I2C_MAC2_BUS 0
  202. #define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
  203. #define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
  204. #define CONFIG_CMD_DATE 1
  205. #define CONFIG_RTC_MCP79411 1
  206. #define CONFIG_SYS_RTC_BUS_NUM 3
  207. #define CONFIG_SYS_I2C_RTC_ADDR 0x6f
  208. /*
  209. * eSPI - Enhanced SPI
  210. */
  211. /*
  212. * General PCI
  213. * Memory space is mapped 1-1, but I/O space must start from 0.
  214. */
  215. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  216. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  217. #ifdef CONFIG_PHYS_64BIT
  218. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  219. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  220. #else
  221. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  222. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  223. #endif
  224. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  225. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  226. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  227. #ifdef CONFIG_PHYS_64BIT
  228. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  229. #else
  230. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  231. #endif
  232. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  233. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  234. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  235. #ifdef CONFIG_PHYS_64BIT
  236. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  237. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  238. #else
  239. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  240. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  241. #endif
  242. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  243. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  244. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  245. #ifdef CONFIG_PHYS_64BIT
  246. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  247. #else
  248. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  249. #endif
  250. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  251. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  252. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  253. #ifdef CONFIG_PHYS_64BIT
  254. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  255. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  256. #else
  257. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  258. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  259. #endif
  260. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  261. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  262. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  263. #ifdef CONFIG_PHYS_64BIT
  264. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  265. #else
  266. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  267. #endif
  268. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  269. /* controller 4, Base address 203000 */
  270. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  271. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  272. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  273. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  274. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  275. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  276. /* Qman/Bman */
  277. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  278. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  279. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  280. #ifdef CONFIG_PHYS_64BIT
  281. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  282. #else
  283. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  284. #endif
  285. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  286. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  287. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  288. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  289. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  290. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  291. CONFIG_SYS_BMAN_CENA_SIZE)
  292. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  293. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  294. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  295. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  296. #ifdef CONFIG_PHYS_64BIT
  297. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  298. #else
  299. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  300. #endif
  301. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  302. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  303. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  304. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  305. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  306. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  307. CONFIG_SYS_QMAN_CENA_SIZE)
  308. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  309. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  310. #define CONFIG_SYS_DPAA_FMAN
  311. /* Default address of microcode for the Linux Fman driver */
  312. /*
  313. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  314. * about 825KB (1650 blocks), Env is stored after the image, and the env size is
  315. * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
  316. */
  317. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  318. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
  319. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  320. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  321. #ifdef CONFIG_SYS_DPAA_FMAN
  322. #define CONFIG_FMAN_ENET
  323. #define CONFIG_PHY_MICREL
  324. #define CONFIG_PHY_MICREL_KSZ9021
  325. #endif
  326. #ifdef CONFIG_PCI
  327. #define CONFIG_PCI_INDIRECT_BRIDGE
  328. #define CONFIG_NET_MULTI
  329. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  330. #define CONFIG_DOS_PARTITION
  331. #endif /* CONFIG_PCI */
  332. /* SATA */
  333. #ifdef CONFIG_FSL_SATA_V2
  334. #define CONFIG_LIBATA
  335. #define CONFIG_FSL_SATA
  336. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  337. #define CONFIG_SATA1
  338. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  339. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  340. #define CONFIG_SATA2
  341. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  342. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  343. #define CONFIG_LBA48
  344. #define CONFIG_CMD_SATA
  345. #define CONFIG_DOS_PARTITION
  346. #endif
  347. #ifdef CONFIG_FMAN_ENET
  348. #define CONFIG_SYS_TBIPA_VALUE 8
  349. #define CONFIG_MII /* MII PHY management */
  350. #define CONFIG_ETHPRIME "FM1@DTSEC4"
  351. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  352. #endif
  353. /*
  354. * Environment
  355. */
  356. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  357. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  358. /*
  359. * Command line configuration.
  360. */
  361. #define CONFIG_CMD_ERRATA
  362. #define CONFIG_CMD_IRQ
  363. #define CONFIG_CMD_REGINFO
  364. #ifdef CONFIG_PCI
  365. #define CONFIG_CMD_PCI
  366. #endif
  367. /*
  368. * USB
  369. */
  370. #define CONFIG_HAS_FSL_DR_USB
  371. #define CONFIG_HAS_FSL_MPH_USB
  372. #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
  373. #define CONFIG_USB_EHCI
  374. #define CONFIG_USB_EHCI_FSL
  375. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  376. #define CONFIG_EHCI_IS_TDI
  377. #define CONFIG_SYS_USB_EVENT_POLL
  378. /* _VIA_CONTROL_EP */
  379. #endif
  380. #ifdef CONFIG_MMC
  381. #define CONFIG_FSL_ESDHC
  382. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  383. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  384. #define CONFIG_GENERIC_MMC
  385. #define CONFIG_DOS_PARTITION
  386. #endif
  387. /*
  388. * Miscellaneous configurable options
  389. */
  390. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  391. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  392. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  393. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  394. #ifdef CONFIG_CMD_KGDB
  395. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  396. #else
  397. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  398. #endif
  399. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  400. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  401. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  402. /*
  403. * For booting Linux, the board info and command line data
  404. * have to be in the first 64 MB of memory, since this is
  405. * the maximum mapped by the Linux kernel during initialization.
  406. */
  407. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  408. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  409. #ifdef CONFIG_CMD_KGDB
  410. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  411. #endif
  412. /*
  413. * Environment Configuration
  414. */
  415. #define CONFIG_ROOTPATH "/opt/nfsroot"
  416. #define CONFIG_BOOTFILE "uImage"
  417. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  418. /* default location for tftp and bootm */
  419. #define CONFIG_LOADADDR 1000000
  420. #define CONFIG_BAUDRATE 115200
  421. #define __USB_PHY_TYPE utmi
  422. #define CONFIG_EXTRA_ENV_SETTINGS \
  423. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  424. "bank_intlv=cs0_cs1;" \
  425. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
  426. "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  427. "netdev=eth0\0" \
  428. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  429. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  430. "consoledev=ttyS0\0" \
  431. "ramdiskaddr=2000000\0" \
  432. "fdtaddr=1e00000\0" \
  433. "bdev=sda3\0"
  434. #define CONFIG_HDBOOT \
  435. "setenv bootargs root=/dev/$bdev rw " \
  436. "console=$consoledev,$baudrate $othbootargs;" \
  437. "tftp $loadaddr $bootfile;" \
  438. "tftp $fdtaddr $fdtfile;" \
  439. "bootm $loadaddr - $fdtaddr"
  440. #define CONFIG_NFSBOOTCOMMAND \
  441. "setenv bootargs root=/dev/nfs rw " \
  442. "nfsroot=$serverip:$rootpath " \
  443. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  444. "console=$consoledev,$baudrate $othbootargs;" \
  445. "tftp $loadaddr $bootfile;" \
  446. "tftp $fdtaddr $fdtfile;" \
  447. "bootm $loadaddr - $fdtaddr"
  448. #define CONFIG_RAMBOOTCOMMAND \
  449. "setenv bootargs root=/dev/ram rw " \
  450. "console=$consoledev,$baudrate $othbootargs;" \
  451. "tftp $ramdiskaddr $ramdiskfile;" \
  452. "tftp $loadaddr $bootfile;" \
  453. "tftp $fdtaddr $fdtfile;" \
  454. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  455. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  456. #include <asm/fsl_secure_boot.h>
  457. #ifdef CONFIG_SECURE_BOOT
  458. #endif
  459. #endif /* __CONFIG_H */