controlcenterd.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * (C) Copyright 2013
  3. * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
  4. *
  5. * based on P1022DS.h
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #ifdef CONFIG_SDCARD
  28. #define CONFIG_RAMBOOT_SDCARD
  29. #endif
  30. #ifdef CONFIG_SPIFLASH
  31. #define CONFIG_RAMBOOT_SPIFLASH
  32. #endif
  33. /* High Level Configuration Options */
  34. #define CONFIG_CONTROLCENTERD
  35. #define CONFIG_MP /* support multiple processors */
  36. #define CONFIG_SYS_NO_FLASH
  37. #define CONFIG_ENABLE_36BIT_PHYS
  38. #ifdef CONFIG_PHYS_64BIT
  39. #define CONFIG_ADDR_MAP
  40. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  41. #endif
  42. #define CONFIG_L2_CACHE
  43. #define CONFIG_BTB
  44. #define CONFIG_SYS_CLK_FREQ 66666600
  45. #define CONFIG_DDR_CLK_FREQ 66666600
  46. #define CONFIG_SYS_RAMBOOT
  47. #ifdef CONFIG_TRAILBLAZER
  48. #define CONFIG_SYS_TEXT_BASE 0xf8fc0000
  49. #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
  50. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  51. /*
  52. * Config the L2 Cache
  53. */
  54. #define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
  55. #ifdef CONFIG_PHYS_64BIT
  56. #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
  57. #else
  58. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  59. #endif
  60. #define CONFIG_SYS_L2_SIZE (256 << 10)
  61. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  62. #else /* CONFIG_TRAILBLAZER */
  63. #define CONFIG_SYS_TEXT_BASE 0x11000000
  64. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  65. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  66. #endif /* CONFIG_TRAILBLAZER */
  67. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  68. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  69. /*
  70. * Memory map
  71. *
  72. * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
  73. * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
  74. * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
  75. *
  76. * Localbus non-cacheable
  77. * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
  78. * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
  79. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  80. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  81. */
  82. #define CONFIG_SYS_INIT_RAM_LOCK
  83. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  84. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
  85. #define CONFIG_SYS_GBL_DATA_OFFSET \
  86. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  87. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  88. #ifdef CONFIG_TRAILBLAZER
  89. /* leave CCSRBAR at default, because u-boot expects it to be exactly there */
  90. #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
  91. #else
  92. #define CONFIG_SYS_CCSRBAR 0xffe00000
  93. #endif
  94. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  95. #define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
  96. /*
  97. * DDR Setup
  98. */
  99. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  100. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  101. #define CONFIG_SYS_SDRAM_SIZE 1024
  102. #define CONFIG_VERY_BIG_RAM
  103. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  104. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  105. #define CONFIG_SYS_MEMTEST_START 0x00000000
  106. #define CONFIG_SYS_MEMTEST_END 0x3fffffff
  107. #ifdef CONFIG_TRAILBLAZER
  108. #define CONFIG_SPD_EEPROM
  109. #define SPD_EEPROM_ADDRESS 0x52
  110. /*#define CONFIG_FSL_DDR_INTERACTIVE*/
  111. #endif
  112. /*
  113. * Local Bus Definitions
  114. */
  115. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  116. #define CONFIG_SYS_ELBC_BASE 0xe0000000
  117. #ifdef CONFIG_PHYS_64BIT
  118. #define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
  119. #else
  120. #define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
  121. #endif
  122. #define CONFIG_UART_BR_PRELIM \
  123. (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
  124. #define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
  125. #define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
  126. #define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
  127. #define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
  128. #define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
  129. /*
  130. * Serial Port
  131. */
  132. #define CONFIG_CONS_INDEX 2
  133. #define CONFIG_SYS_NS16550_SERIAL
  134. #define CONFIG_SYS_NS16550_REG_SIZE 1
  135. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  136. #define CONFIG_SYS_BAUDRATE_TABLE \
  137. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  138. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  139. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  140. /*
  141. * I2C
  142. */
  143. #define CONFIG_SYS_I2C
  144. #define CONFIG_SYS_I2C_FSL
  145. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  146. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  147. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  148. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  149. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  150. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  151. #ifndef CONFIG_TRAILBLAZER
  152. #endif
  153. #define CONFIG_PCA9698 /* NXP PCA9698 */
  154. #define CONFIG_CMD_EEPROM
  155. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  156. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  157. #ifndef CONFIG_TRAILBLAZER
  158. /*
  159. * eSPI - Enhanced SPI
  160. */
  161. #define CONFIG_HARD_SPI
  162. #define CONFIG_SF_DEFAULT_SPEED 10000000
  163. #define CONFIG_SF_DEFAULT_MODE 0
  164. #endif
  165. #define CONFIG_SHA1
  166. /*
  167. * MMC
  168. */
  169. #define CONFIG_GENERIC_MMC
  170. #define CONFIG_FSL_ESDHC
  171. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  172. #ifndef CONFIG_TRAILBLAZER
  173. /*
  174. * Video
  175. */
  176. #define CONFIG_FSL_DIU_FB
  177. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
  178. #define CONFIG_CMD_BMP
  179. /*
  180. * General PCI
  181. * Memory space is mapped 1-1, but I/O space must start from 0.
  182. */
  183. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  184. #define CONFIG_PCI_INDIRECT_BRIDGE
  185. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  186. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  187. #define CONFIG_CMD_PCI
  188. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  189. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  190. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  191. #ifdef CONFIG_PHYS_64BIT
  192. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  193. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  194. #else
  195. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  196. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  197. #endif
  198. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  199. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  200. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  201. #ifdef CONFIG_PHYS_64BIT
  202. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  203. #else
  204. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  205. #endif
  206. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  207. /*
  208. * SATA
  209. */
  210. #define CONFIG_LIBATA
  211. #define CONFIG_LBA48
  212. #define CONFIG_CMD_SATA
  213. #define CONFIG_FSL_SATA
  214. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  215. #define CONFIG_SATA1
  216. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  217. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  218. #define CONFIG_SATA2
  219. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  220. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  221. /*
  222. * Ethernet
  223. */
  224. #define CONFIG_TSEC_ENET
  225. #define CONFIG_TSECV2
  226. #define CONFIG_MII /* MII PHY management */
  227. #define CONFIG_TSEC1 1
  228. #define CONFIG_TSEC1_NAME "eTSEC1"
  229. #define CONFIG_TSEC2 1
  230. #define CONFIG_TSEC2_NAME "eTSEC2"
  231. #define TSEC1_PHY_ADDR 0
  232. #define TSEC2_PHY_ADDR 1
  233. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  234. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  235. #define TSEC1_PHYIDX 0
  236. #define TSEC2_PHYIDX 0
  237. #define CONFIG_ETHPRIME "eTSEC1"
  238. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  239. /*
  240. * USB
  241. */
  242. #define CONFIG_USB_EHCI
  243. #define CONFIG_HAS_FSL_DR_USB
  244. #define CONFIG_USB_EHCI_FSL
  245. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  246. #endif /* CONFIG_TRAILBLAZER */
  247. /*
  248. * Environment
  249. */
  250. #if defined(CONFIG_TRAILBLAZER)
  251. #define CONFIG_ENV_IS_NOWHERE
  252. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  253. #elif defined(CONFIG_RAMBOOT_SPIFLASH)
  254. #define CONFIG_ENV_IS_IN_SPI_FLASH
  255. #define CONFIG_ENV_SPI_BUS 0
  256. #define CONFIG_ENV_SPI_CS 0
  257. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  258. #define CONFIG_ENV_SPI_MODE 0
  259. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  260. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  261. #define CONFIG_ENV_SECT_SIZE 0x10000
  262. #elif defined(CONFIG_RAMBOOT_SDCARD)
  263. #define CONFIG_ENV_IS_IN_MMC
  264. #define CONFIG_FSL_FIXED_MMC_LOCATION
  265. #define CONFIG_ENV_SIZE 0x2000
  266. #define CONFIG_SYS_MMC_ENV_DEV 0
  267. #endif
  268. #define CONFIG_SYS_EXTRA_ENV_RELOC
  269. /*
  270. * Command line configuration.
  271. */
  272. #ifndef CONFIG_TRAILBLAZER
  273. #define CONFIG_SYS_LONGHELP
  274. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  275. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  276. #endif /* CONFIG_TRAILBLAZER */
  277. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  278. #ifdef CONFIG_CMD_KGDB
  279. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  280. #else
  281. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  282. #endif
  283. /* Print Buffer Size */
  284. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  285. #define CONFIG_SYS_MAXARGS 16
  286. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  287. #ifndef CONFIG_TRAILBLAZER
  288. #define CONFIG_CMD_ERRATA
  289. #define CONFIG_CMD_IRQ
  290. #define CONFIG_CMD_REGINFO
  291. /*
  292. * Board initialisation callbacks
  293. */
  294. #define CONFIG_BOARD_EARLY_INIT_F
  295. #define CONFIG_BOARD_EARLY_INIT_R
  296. #define CONFIG_MISC_INIT_R
  297. #define CONFIG_LAST_STAGE_INIT
  298. #else /* CONFIG_TRAILBLAZER */
  299. #define CONFIG_BOARD_EARLY_INIT_F
  300. #define CONFIG_BOARD_EARLY_INIT_R
  301. #define CONFIG_LAST_STAGE_INIT
  302. #endif /* CONFIG_TRAILBLAZER */
  303. /*
  304. * Miscellaneous configurable options
  305. */
  306. #define CONFIG_HW_WATCHDOG
  307. #define CONFIG_LOADS_ECHO
  308. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  309. #define CONFIG_DOS_PARTITION
  310. /*
  311. * For booting Linux, the board info and command line data
  312. * have to be in the first 64 MB of memory, since this is
  313. * the maximum mapped by the Linux kernel during initialization.
  314. */
  315. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
  316. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  317. /*
  318. * Environment Configuration
  319. */
  320. #ifdef CONFIG_TRAILBLAZER
  321. #define CONFIG_BAUDRATE 115200
  322. #define CONFIG_EXTRA_ENV_SETTINGS \
  323. "mp_holdoff=1\0"
  324. #else
  325. #define CONFIG_HOSTNAME controlcenterd
  326. #define CONFIG_ROOTPATH "/opt/nfsroot"
  327. #define CONFIG_BOOTFILE "uImage"
  328. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
  329. #define CONFIG_LOADADDR 1000000
  330. #define CONFIG_BAUDRATE 115200
  331. #define CONFIG_EXTRA_ENV_SETTINGS \
  332. "netdev=eth0\0" \
  333. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  334. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  335. "tftpflash=tftpboot $loadaddr $uboot && " \
  336. "protect off $ubootaddr +$filesize && " \
  337. "erase $ubootaddr +$filesize && " \
  338. "cp.b $loadaddr $ubootaddr $filesize && " \
  339. "protect on $ubootaddr +$filesize && " \
  340. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  341. "consoledev=ttyS1\0" \
  342. "ramdiskaddr=2000000\0" \
  343. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  344. "fdtaddr=1e00000\0" \
  345. "fdtfile=controlcenterd.dtb\0" \
  346. "bdev=sda3\0"
  347. /* these are used and NUL-terminated in env_default.h */
  348. #define CONFIG_NFSBOOTCOMMAND \
  349. "setenv bootargs root=/dev/nfs rw " \
  350. "nfsroot=$serverip:$rootpath " \
  351. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  352. "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
  353. "tftp $loadaddr $bootfile;" \
  354. "tftp $fdtaddr $fdtfile;" \
  355. "bootm $loadaddr - $fdtaddr"
  356. #define CONFIG_RAMBOOTCOMMAND \
  357. "setenv bootargs root=/dev/ram rw " \
  358. "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
  359. "tftp $ramdiskaddr $ramdiskfile;" \
  360. "tftp $loadaddr $bootfile;" \
  361. "tftp $fdtaddr $fdtfile;" \
  362. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  363. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  364. #endif /* CONFIG_TRAILBLAZER */
  365. #endif