cm5200.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * (C) Copyright 2003-2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. /*
  10. * High Level Configuration Options
  11. */
  12. #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
  13. #define CONFIG_CM5200 1 /* ... on CM5200 platform */
  14. #define CONFIG_SYS_TEXT_BASE 0xfc000000
  15. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  16. /*
  17. * Supported commands
  18. */
  19. #define CONFIG_CMD_BSP
  20. #define CONFIG_CMD_DATE
  21. #define CONFIG_CMD_DIAG
  22. #define CONFIG_CMD_JFFS2
  23. #define CONFIG_CMD_REGINFO
  24. /*
  25. * Serial console configuration
  26. */
  27. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  28. #define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
  29. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  30. /*
  31. * Ethernet configuration
  32. */
  33. #define CONFIG_MPC5xxx_FEC 1
  34. #define CONFIG_MPC5xxx_FEC_MII100
  35. #define CONFIG_PHY_ADDR 0x00
  36. #define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
  37. /* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
  38. #define CONFIG_MISC_INIT_R 1
  39. #define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
  40. /*
  41. * POST support
  42. */
  43. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
  44. #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
  45. /* List of I2C addresses to be verified by POST */
  46. #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
  47. CONFIG_SYS_I2C_IO, \
  48. CONFIG_SYS_I2C_EEPROM}
  49. /* display image timestamps */
  50. #define CONFIG_TIMESTAMP 1
  51. /*
  52. * Autobooting
  53. */
  54. #define CONFIG_PREBOOT "echo;" \
  55. "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
  56. "echo"
  57. #undef CONFIG_BOOTARGS
  58. /*
  59. * Default environment settings
  60. */
  61. #define CONFIG_EXTRA_ENV_SETTINGS \
  62. "netdev=eth0\0" \
  63. "netmask=255.255.0.0\0" \
  64. "ipaddr=192.168.160.33\0" \
  65. "serverip=192.168.1.1\0" \
  66. "gatewayip=192.168.1.1\0" \
  67. "console=ttyPSC0\0" \
  68. "u-boot_addr=100000\0" \
  69. "kernel_addr=200000\0" \
  70. "kernel_addr_flash=fc0c0000\0" \
  71. "fdt_addr=400000\0" \
  72. "fdt_addr_flash=fc0a0000\0" \
  73. "ramdisk_addr=500000\0" \
  74. "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
  75. "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
  76. "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
  77. "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
  78. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  79. "update=prot off fc000000 +${filesize}; " \
  80. "era fc000000 +${filesize}; " \
  81. "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
  82. "prot on fc000000 +${filesize}\0" \
  83. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  84. "nfsroot=${serverip}:${rootpath}\0" \
  85. "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
  86. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  87. "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
  88. "addcons=setenv bootargs ${bootargs} " \
  89. "console=${console},${baudrate}\0" \
  90. "addip=setenv bootargs ${bootargs} " \
  91. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  92. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  93. "flash_flash=run flashargs addinit addip addcons;" \
  94. "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
  95. "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
  96. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
  97. "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
  98. ""
  99. #define CONFIG_BOOTCOMMAND "run flash_flash"
  100. /*
  101. * Low level configuration
  102. */
  103. /*
  104. * Clock configuration
  105. */
  106. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
  107. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
  108. /*
  109. * Memory map
  110. */
  111. #define CONFIG_SYS_MBAR 0xF0000000
  112. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  113. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  114. #define CONFIG_SYS_LOWBOOT 1
  115. /* Use ON-Chip SRAM until RAM will be available */
  116. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  117. #ifdef CONFIG_POST
  118. /* preserve space for the post_word at end of on-chip SRAM */
  119. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  120. #else
  121. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  122. #endif
  123. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  124. #define CONFIG_BOARD_TYPES 1 /* we use board_type */
  125. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  126. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  127. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
  128. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
  129. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
  130. /*
  131. * Flash configuration
  132. */
  133. #define CONFIG_SYS_FLASH_CFI 1
  134. #define CONFIG_FLASH_CFI_DRIVER 1
  135. #define CONFIG_SYS_FLASH_BASE 0xfc000000
  136. /* we need these despite using CFI */
  137. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  138. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
  139. #define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
  140. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  141. #define CONFIG_SYS_RAMBOOT 1
  142. #undef CONFIG_SYS_LOWBOOT
  143. #endif
  144. /*
  145. * Chip selects configuration
  146. */
  147. /* Boot Chipselect */
  148. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  149. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  150. #define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
  151. /* use board_early_init_r to enable flash write in CS_BOOT */
  152. #define CONFIG_BOARD_EARLY_INIT_R
  153. /* Flash memory addressing */
  154. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  155. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  156. /* No burst, dead cycle = 1 for CS0 (Flash) */
  157. #define CONFIG_SYS_CS_BURST 0x00000000
  158. #define CONFIG_SYS_CS_DEADCYCLE 0x00000001
  159. /*
  160. * SDRAM configuration
  161. * settings for k4s561632E-xx75, assuming XLB = 132 MHz
  162. */
  163. #define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
  164. #define SDRAM_CONTROL 0x514F0000
  165. #define SDRAM_CONFIG1 0xE2333900
  166. #define SDRAM_CONFIG2 0x8EE70000
  167. /*
  168. * MTD configuration
  169. */
  170. #define CONFIG_CMD_MTDPARTS 1
  171. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  172. #define CONFIG_FLASH_CFI_MTD
  173. #define MTDIDS_DEFAULT "nor0=cm5200-0"
  174. #define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
  175. "384k(uboot),128k(env)," \
  176. "128k(redund_env),128k(dtb)," \
  177. "2m(kernel),27904k(rootfs)," \
  178. "-(config)"
  179. /*
  180. * I2C configuration
  181. */
  182. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  183. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
  184. #define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
  185. #define CONFIG_SYS_I2C_SLAVE 0x0
  186. #define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
  187. #define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
  188. /*
  189. * RTC configuration
  190. */
  191. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  192. /*
  193. * USB configuration
  194. */
  195. #define CONFIG_USB_OHCI 1
  196. #define CONFIG_USB_CLOCK 0x0001BBBB
  197. #define CONFIG_USB_CONFIG 0x00001000
  198. /* Partitions (for USB) */
  199. #define CONFIG_MAC_PARTITION 1
  200. #define CONFIG_DOS_PARTITION 1
  201. #define CONFIG_ISO_PARTITION 1
  202. /*
  203. * Invoke our last_stage_init function - needed by fwupdate
  204. */
  205. #define CONFIG_LAST_STAGE_INIT 1
  206. /*
  207. * Environment settings
  208. */
  209. #define CONFIG_ENV_IS_IN_FLASH 1
  210. #define CONFIG_ENV_SIZE 0x10000
  211. #define CONFIG_ENV_SECT_SIZE 0x20000
  212. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
  213. /* Configuration of redundant environment */
  214. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  215. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  216. /*
  217. * Pin multiplexing configuration
  218. */
  219. /*
  220. * CS1/GPIO_WKUP_6: GPIO (default)
  221. * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
  222. * IRDA/PSC6: UART
  223. * Ether: Ethernet 100Mbit with MD
  224. * PCI_DIS: PCI controller disabled
  225. * USB: USB
  226. * PSC3: SPI with UART3
  227. * PSC2: UART
  228. * PSC1: UART
  229. */
  230. #define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
  231. /*
  232. * Miscellaneous configurable options
  233. */
  234. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  235. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  236. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  237. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  238. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  239. #define CONFIG_SYS_ALT_MEMTEST 1
  240. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  241. #define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
  242. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  243. /*
  244. * Various low-level settings
  245. */
  246. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  247. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  248. #define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
  249. /*
  250. * Cache Configuration
  251. */
  252. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  253. #ifdef CONFIG_CMD_KGDB
  254. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  255. #endif
  256. /*
  257. * Flat Device Tree support
  258. */
  259. #define OF_CPU "PowerPC,5200@0"
  260. #define OF_SOC "soc5200@f0000000"
  261. #define OF_TBCLK (bd->bi_busfreq / 4)
  262. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  263. #endif /* __CONFIG_H */