cgtqmx6eval.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. *
  3. * Congatec Conga-QEVAl board configuration file.
  4. *
  5. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  6. * Based on Freescale i.MX6Q Sabre Lite board configuration file.
  7. * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
  8. * Leo Sartre, <lsartre@adeneo-embedded.com>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __CONFIG_CGTQMX6EVAL_H
  13. #define __CONFIG_CGTQMX6EVAL_H
  14. #include "mx6_common.h"
  15. #define CONFIG_MACH_TYPE 4122
  16. #ifdef CONFIG_SPL
  17. #define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
  18. #define CONFIG_SPL_SPI_LOAD
  19. #include "imx6_spl.h"
  20. #endif
  21. /* Size of malloc() pool */
  22. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  23. #define CONFIG_BOARD_EARLY_INIT_F
  24. #define CONFIG_BOARD_LATE_INIT
  25. #define CONFIG_MISC_INIT_R
  26. #define CONFIG_MXC_UART
  27. #define CONFIG_MXC_UART_BASE UART2_BASE
  28. /* MMC Configs */
  29. #define CONFIG_SYS_FSL_ESDHC_ADDR 0
  30. /* SPI NOR */
  31. #define CONFIG_SPI_FLASH
  32. #define CONFIG_SPI_FLASH_STMICRO
  33. #define CONFIG_SPI_FLASH_SST
  34. #define CONFIG_MXC_SPI
  35. #define CONFIG_SF_DEFAULT_BUS 0
  36. #define CONFIG_SF_DEFAULT_SPEED 20000000
  37. #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
  38. /* Miscellaneous commands */
  39. #define CONFIG_CMD_BMODE
  40. /* Thermal support */
  41. #define CONFIG_IMX_THERMAL
  42. /* I2C Configs */
  43. #define CONFIG_SYS_I2C
  44. #define CONFIG_SYS_I2C_MXC
  45. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  46. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  47. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  48. #define CONFIG_SYS_I2C_SPEED 100000
  49. /* PMIC */
  50. #define CONFIG_POWER
  51. #define CONFIG_POWER_I2C
  52. #define CONFIG_POWER_PFUZE100
  53. #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
  54. /* USB Configs */
  55. #define CONFIG_USB_EHCI
  56. #define CONFIG_USB_EHCI_MX6
  57. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  58. #define CONFIG_USB_HOST_ETHER
  59. #define CONFIG_USB_ETHER_ASIX
  60. #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
  61. #define CONFIG_MXC_USB_FLAGS 0
  62. #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 /* Enabled USB controller number */
  63. #define CONFIG_SYS_USB_EVENT_POLL_VIA_CONTROL_EP
  64. #define CONFIG_USBD_HS
  65. #define CONFIG_USB_FUNCTION_MASS_STORAGE
  66. #define CONFIG_USB_FUNCTION_FASTBOOT
  67. #define CONFIG_CMD_FASTBOOT
  68. #define CONFIG_ANDROID_BOOT_IMAGE
  69. #define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
  70. #define CONFIG_FASTBOOT_BUF_SIZE 0x07000000
  71. /* Framebuffer */
  72. #define CONFIG_VIDEO_IPUV3
  73. #define CONFIG_VIDEO_BMP_RLE8
  74. #define CONFIG_SPLASH_SCREEN
  75. #define CONFIG_SPLASH_SCREEN_ALIGN
  76. #define CONFIG_BMP_16BPP
  77. #define CONFIG_VIDEO_LOGO
  78. #define CONFIG_VIDEO_BMP_LOGO
  79. #ifdef CONFIG_MX6DL
  80. #define CONFIG_IPUV3_CLK 198000000
  81. #else
  82. #define CONFIG_IPUV3_CLK 264000000
  83. #endif
  84. #define CONFIG_IMX_HDMI
  85. /* SATA */
  86. #define CONFIG_CMD_SATA
  87. #define CONFIG_DWC_AHSATA
  88. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  89. #define CONFIG_DWC_AHSATA_PORT_ID 0
  90. #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
  91. #define CONFIG_LBA48
  92. #define CONFIG_LIBATA
  93. /* Ethernet */
  94. #define CONFIG_FEC_MXC
  95. #define CONFIG_MII
  96. #define IMX_FEC_BASE ENET_BASE_ADDR
  97. #define CONFIG_FEC_XCV_TYPE RGMII
  98. #define CONFIG_ETHPRIME "FEC"
  99. #define CONFIG_FEC_MXC_PHYADDR 6
  100. #define CONFIG_PHYLIB
  101. #define CONFIG_PHY_ATHEROS
  102. /* Command definition */
  103. #define CONFIG_MXC_UART_BASE UART2_BASE
  104. #define CONSOLE_DEV "ttymxc1"
  105. #define CONFIG_MMCROOT "/dev/mmcblk0p2"
  106. #define CONFIG_SYS_MMC_ENV_DEV 0
  107. #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  108. #define CONFIG_EXTRA_ENV_SETTINGS \
  109. "script=boot.scr\0" \
  110. "image=zImage\0" \
  111. "fdtfile=undefined\0" \
  112. "fdt_addr_r=0x18000000\0" \
  113. "boot_fdt=try\0" \
  114. "ip_dyn=yes\0" \
  115. "console=" CONSOLE_DEV "\0" \
  116. "dfuspi=dfu 0 sf 0:0:10000000:0\0" \
  117. "dfu_alt_info_spl=spl raw 0x400\0" \
  118. "dfu_alt_info_img=u-boot raw 0x10000\0" \
  119. "dfu_alt_info=spl raw 0x400\0" \
  120. "bootm_size=0x10000000\0" \
  121. "mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \
  122. "mmcpart=1\0" \
  123. "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
  124. "update_sd_firmware=" \
  125. "if test ${ip_dyn} = yes; then " \
  126. "setenv get_cmd dhcp; " \
  127. "else " \
  128. "setenv get_cmd tftp; " \
  129. "fi; " \
  130. "if mmc dev ${mmcdev}; then " \
  131. "if ${get_cmd} ${update_sd_firmware_filename}; then " \
  132. "setexpr fw_sz ${filesize} / 0x200; " \
  133. "setexpr fw_sz ${fw_sz} + 1; " \
  134. "mmc write ${loadaddr} 0x2 ${fw_sz}; " \
  135. "fi; " \
  136. "fi\0" \
  137. "mmcargs=setenv bootargs console=${console},${baudrate} " \
  138. "root=${mmcroot}\0" \
  139. "loadbootscript=" \
  140. "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
  141. "bootscript=echo Running bootscript from mmc ...; " \
  142. "source\0" \
  143. "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
  144. "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr_r} ${fdtfile}\0" \
  145. "mmcboot=echo Booting from mmc ...; " \
  146. "run mmcargs; " \
  147. "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
  148. "if run loadfdt; then " \
  149. "bootz ${loadaddr} - ${fdt_addr_r}; " \
  150. "else " \
  151. "if test ${boot_fdt} = try; then " \
  152. "bootz; " \
  153. "else " \
  154. "echo WARN: Cannot load the DT; " \
  155. "fi; " \
  156. "fi; " \
  157. "else " \
  158. "bootz; " \
  159. "fi;\0" \
  160. "findfdt="\
  161. "if test $board_rev = MX6Q ; then " \
  162. "setenv fdtfile imx6q-qmx6.dtb; fi; " \
  163. "if test $board_rev = MX6DL ; then " \
  164. "setenv fdtfile imx6dl-qmx6.dtb; fi; " \
  165. "if test $fdtfile = undefined; then " \
  166. "echo WARNING: Could not determine dtb to use; fi; \0" \
  167. "netargs=setenv bootargs console=${console},${baudrate} " \
  168. "root=/dev/nfs " \
  169. "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
  170. "netboot=echo Booting from net ...; " \
  171. "run netargs; " \
  172. "if test ${ip_dyn} = yes; then " \
  173. "setenv get_cmd dhcp; " \
  174. "else " \
  175. "setenv get_cmd tftp; " \
  176. "fi; " \
  177. "${get_cmd} ${image}; " \
  178. "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
  179. "if ${get_cmd} ${fdt_addr_r} ${fdtfile}; then " \
  180. "bootz ${loadaddr} - ${fdt_addr_r}; " \
  181. "else " \
  182. "if test ${boot_fdt} = try; then " \
  183. "bootz; " \
  184. "else " \
  185. "echo WARN: Cannot load the DT; " \
  186. "fi; " \
  187. "fi; " \
  188. "else " \
  189. "bootz; " \
  190. "fi;\0" \
  191. "spilock=sf probe && sf protect lock 0x3f0000 0x10000;"\
  192. #define CONFIG_BOOTCOMMAND \
  193. "run spilock;" \
  194. "run findfdt; " \
  195. "mmc dev ${mmcdev};" \
  196. "if mmc rescan; then " \
  197. "if run loadbootscript; then " \
  198. "run bootscript; " \
  199. "else " \
  200. "if run loadimage; then " \
  201. "run mmcboot; " \
  202. "else run netboot; " \
  203. "fi; " \
  204. "fi; " \
  205. "else run netboot; fi"
  206. #define CONFIG_SYS_MEMTEST_START 0x10000000
  207. #define CONFIG_SYS_MEMTEST_END 0x10010000
  208. #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
  209. /* Physical Memory Map */
  210. #define CONFIG_NR_DRAM_BANKS 1
  211. #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
  212. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
  213. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  214. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  215. #define CONFIG_SYS_INIT_SP_OFFSET \
  216. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  217. #define CONFIG_SYS_INIT_SP_ADDR \
  218. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  219. /* Environment organization */
  220. #if defined (CONFIG_ENV_IS_IN_MMC)
  221. #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
  222. #define CONFIG_SYS_MMC_ENV_DEV 0
  223. #endif
  224. #define CONFIG_ENV_SIZE (8 * 1024)
  225. #define CONFIG_ENV_IS_IN_SPI_FLASH
  226. #if defined(CONFIG_ENV_IS_IN_SPI_FLASH)
  227. #define CONFIG_ENV_OFFSET (768 * 1024)
  228. #define CONFIG_ENV_SECT_SIZE (64 * 1024)
  229. #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
  230. #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
  231. #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
  232. #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
  233. #endif
  234. #endif /* __CONFIG_CGTQMX6EVAL_H */