at91sam9m10g45ek.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian@popies.net>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #include <asm/hardware.h>
  13. #define CONFIG_SYS_TEXT_BASE 0x73f00000
  14. #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
  15. /* ARM asynchronous clock */
  16. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
  17. #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
  18. #define CONFIG_AT91SAM9M10G45EK
  19. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  20. #define CONFIG_SETUP_MEMORY_TAGS
  21. #define CONFIG_INITRD_TAG
  22. #define CONFIG_SKIP_LOWLEVEL_INIT
  23. #define CONFIG_BOARD_EARLY_INIT_F
  24. /* general purpose I/O */
  25. #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
  26. #define CONFIG_AT91_GPIO
  27. #define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
  28. /* serial console */
  29. #define CONFIG_ATMEL_USART
  30. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  31. #define CONFIG_USART_ID ATMEL_ID_SYS
  32. /* LCD */
  33. #define LCD_BPP LCD_COLOR8
  34. #define CONFIG_LCD_LOGO
  35. #undef LCD_TEST_PATTERN
  36. #define CONFIG_LCD_INFO
  37. #define CONFIG_LCD_INFO_BELOW_LOGO
  38. #define CONFIG_SYS_WHITE_ON_BLACK
  39. #define CONFIG_ATMEL_LCD
  40. #define CONFIG_ATMEL_LCD_RGB565
  41. /* board specific(not enough SRAM) */
  42. #define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
  43. /* LED */
  44. #define CONFIG_AT91_LED
  45. #define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
  46. #define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
  47. /*
  48. * BOOTP options
  49. */
  50. #define CONFIG_BOOTP_BOOTFILESIZE
  51. #define CONFIG_BOOTP_BOOTPATH
  52. #define CONFIG_BOOTP_GATEWAY
  53. #define CONFIG_BOOTP_HOSTNAME
  54. /*
  55. * Command line configuration.
  56. */
  57. /* No NOR flash */
  58. #define CONFIG_SYS_NO_FLASH
  59. #define CONFIG_CMD_NAND
  60. /* SDRAM */
  61. #define CONFIG_NR_DRAM_BANKS 1
  62. #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
  63. #define CONFIG_SYS_SDRAM_SIZE 0x08000000
  64. #define CONFIG_SYS_INIT_SP_ADDR \
  65. (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
  66. /* NAND flash */
  67. #ifdef CONFIG_CMD_NAND
  68. #define CONFIG_NAND_ATMEL
  69. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  70. #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
  71. #define CONFIG_SYS_NAND_DBW_8
  72. /* our ALE is AD21 */
  73. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  74. /* our CLE is AD22 */
  75. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  76. #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
  77. #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
  78. #endif
  79. /* MMC */
  80. #ifdef CONFIG_CMD_MMC
  81. #define CONFIG_GENERIC_MMC
  82. #define CONFIG_GENERIC_ATMEL_MCI
  83. #endif
  84. #if defined(CONFIG_CMD_USB) || defined(CONFIG_CMD_MMC)
  85. #define CONFIG_DOS_PARTITION
  86. #endif
  87. /* Ethernet */
  88. #define CONFIG_MACB
  89. #define CONFIG_RMII
  90. #define CONFIG_NET_RETRY_COUNT 20
  91. #define CONFIG_RESET_PHY_R
  92. #define CONFIG_AT91_WANTS_COMMON_PHY
  93. /* USB */
  94. #define CONFIG_USB_EHCI
  95. #define CONFIG_USB_EHCI_ATMEL
  96. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
  97. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  98. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  99. #define CONFIG_SYS_MEMTEST_END 0x23e00000
  100. #ifdef CONFIG_SYS_USE_NANDFLASH
  101. /* bootstrap + u-boot + env in nandflash */
  102. #define CONFIG_ENV_IS_IN_NAND
  103. #define CONFIG_ENV_OFFSET 0xc0000
  104. #define CONFIG_ENV_OFFSET_REDUND 0x100000
  105. #define CONFIG_ENV_SIZE 0x20000
  106. #define CONFIG_BOOTCOMMAND \
  107. "nand read 0x70000000 0x200000 0x300000;" \
  108. "bootm 0x70000000"
  109. #define CONFIG_BOOTARGS \
  110. "console=ttyS0,115200 earlyprintk " \
  111. "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
  112. "256k(env),256k(env_redundant),256k(spare)," \
  113. "512k(dtb),6M(kernel)ro,-(rootfs) " \
  114. "root=/dev/mtdblock7 rw rootfstype=jffs2"
  115. #elif CONFIG_SYS_USE_MMC
  116. /* bootstrap + u-boot + env + linux in mmc */
  117. #define FAT_ENV_INTERFACE "mmc"
  118. /*
  119. * We don't specify the part number, if device 0 has partition table, it means
  120. * the first partition; it no partition table, then take whole device as a
  121. * FAT file system.
  122. */
  123. #define FAT_ENV_DEVICE_AND_PART "0"
  124. #define FAT_ENV_FILE "uboot.env"
  125. #define CONFIG_ENV_IS_IN_FAT
  126. #define CONFIG_FAT_WRITE
  127. #define CONFIG_ENV_SIZE 0x4000
  128. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  129. "mtdparts=atmel_nand:" \
  130. "8M(bootstrap/uboot/kernel)ro,-(rootfs) " \
  131. "root=/dev/mmcblk0p2 rw rootwait"
  132. #define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
  133. "fatload mmc 0:1 0x72000000 zImage; " \
  134. "bootz 0x72000000 - 0x71000000"
  135. #endif
  136. #define CONFIG_BAUDRATE 115200
  137. #define CONFIG_SYS_CBSIZE 256
  138. #define CONFIG_SYS_MAXARGS 16
  139. #define CONFIG_SYS_LONGHELP
  140. #define CONFIG_CMDLINE_EDITING
  141. #define CONFIG_AUTO_COMPLETE
  142. /*
  143. * Size of malloc() pool
  144. */
  145. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
  146. /* Defines for SPL */
  147. #define CONFIG_SPL_FRAMEWORK
  148. #define CONFIG_SPL_TEXT_BASE 0x300000
  149. #define CONFIG_SPL_MAX_SIZE 0x010000
  150. #define CONFIG_SPL_STACK 0x310000
  151. #define CONFIG_SYS_MONITOR_LEN 0x80000
  152. #ifdef CONFIG_SYS_USE_MMC
  153. #define CONFIG_SPL_BSS_START_ADDR 0x70000000
  154. #define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
  155. #define CONFIG_SYS_SPL_MALLOC_START 0x70080000
  156. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
  157. #define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/arm926ejs/u-boot-spl.lds
  158. #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
  159. #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
  160. #elif CONFIG_SYS_USE_NANDFLASH
  161. #define CONFIG_SPL_NAND_DRIVERS
  162. #define CONFIG_SPL_NAND_BASE
  163. #define CONFIG_SPL_NAND_ECC
  164. #define CONFIG_SPL_NAND_SOFTECC
  165. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
  166. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
  167. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  168. #define CONFIG_SYS_NAND_PAGE_SIZE 0x800
  169. #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
  170. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  171. #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
  172. #define CONFIG_SYS_NAND_ECCSIZE 256
  173. #define CONFIG_SYS_NAND_ECCBYTES 3
  174. #define CONFIG_SYS_NAND_OOBSIZE 64
  175. #define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
  176. 48, 49, 50, 51, 52, 53, 54, 55, \
  177. 56, 57, 58, 59, 60, 61, 62, 63, }
  178. #endif
  179. #define CONFIG_SPL_ATMEL_SIZE
  180. #define CONFIG_SYS_MASTER_CLOCK 132096000
  181. #define CONFIG_SYS_AT91_PLLA 0x20c73f03
  182. #define CONFIG_SYS_MCKR 0x1301
  183. #define CONFIG_SYS_MCKR_CSS 0x1302
  184. #endif