TQM885D.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * (C) Copyright 2000-2014
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * board/config.h - configuration options, board specific
  12. */
  13. #ifndef __CONFIG_H
  14. #define __CONFIG_H
  15. /*
  16. * High Level Configuration Options
  17. * (easy to change)
  18. */
  19. #define CONFIG_MPC885 1 /* This is a MPC885 CPU */
  20. #define CONFIG_TQM885D 1 /* ...on a TQM88D module */
  21. #define CONFIG_SYS_TEXT_BASE 0x40000000
  22. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
  23. #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
  24. #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
  25. #define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 66 MHz - CPU default clock */
  26. /* (it will be used if there is no */
  27. /* 'cpuclk' variable with valid value) */
  28. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  29. #define CONFIG_SYS_SMC_RXBUFLEN 128
  30. #define CONFIG_SYS_MAXIDLE 10
  31. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  32. #define CONFIG_BOOTCOUNT_LIMIT
  33. #define CONFIG_BOARD_TYPES 1 /* support board types */
  34. #define CONFIG_PREBOOT "echo;" \
  35. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  36. "echo"
  37. #undef CONFIG_BOOTARGS
  38. #define CONFIG_EXTRA_ENV_SETTINGS \
  39. "netdev=eth0\0" \
  40. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  41. "nfsroot=${serverip}:${rootpath}\0" \
  42. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  43. "addip=setenv bootargs ${bootargs} " \
  44. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  45. ":${hostname}:${netdev}:off panic=1\0" \
  46. "flash_nfs=run nfsargs addip;" \
  47. "bootm ${kernel_addr}\0" \
  48. "flash_self=run ramargs addip;" \
  49. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  50. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  51. "rootpath=/opt/eldk/ppc_8xx\0" \
  52. "bootfile=/tftpboot/TQM885D/uImage\0" \
  53. "fdt_addr=400C0000\0" \
  54. "kernel_addr=40100000\0" \
  55. "ramdisk_addr=40280000\0" \
  56. "load=tftp 200000 ${u-boot}\0" \
  57. "update=protect off 40000000 +${filesize};" \
  58. "erase 40000000 +${filesize};" \
  59. "cp.b 200000 40000000 ${filesize};" \
  60. "protect on 40000000 +${filesize}\0" \
  61. ""
  62. #define CONFIG_BOOTCOMMAND "run flash_self"
  63. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  64. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  65. #undef CONFIG_WATCHDOG /* watchdog disabled */
  66. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  67. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  68. /* enable I2C and select the hardware/software driver */
  69. #define CONFIG_SYS_I2C
  70. #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
  71. #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
  72. #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
  73. /*
  74. * Software (bit-bang) I2C driver configuration
  75. */
  76. #define PB_SCL 0x00000020 /* PB 26 */
  77. #define PB_SDA 0x00000010 /* PB 27 */
  78. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  79. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  80. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  81. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  82. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  83. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  84. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  85. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  86. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  87. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
  88. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  89. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  90. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  91. # define CONFIG_RTC_DS1337 1
  92. # define CONFIG_SYS_I2C_RTC_ADDR 0x68
  93. /*
  94. * BOOTP options
  95. */
  96. #define CONFIG_BOOTP_SUBNETMASK
  97. #define CONFIG_BOOTP_GATEWAY
  98. #define CONFIG_BOOTP_HOSTNAME
  99. #define CONFIG_BOOTP_BOOTPATH
  100. #define CONFIG_BOOTP_BOOTFILESIZE
  101. #define CONFIG_MAC_PARTITION
  102. #define CONFIG_DOS_PARTITION
  103. #undef CONFIG_RTC_MPC8xx /* MPC885 does not support RTC */
  104. #define CONFIG_TIMESTAMP /* but print image timestmps */
  105. /*
  106. * Command line configuration.
  107. */
  108. #define CONFIG_CMD_DATE
  109. #define CONFIG_CMD_EEPROM
  110. #define CONFIG_CMD_IDE
  111. /*
  112. * Miscellaneous configurable options
  113. */
  114. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  115. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  116. #if defined(CONFIG_CMD_KGDB)
  117. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  118. #else
  119. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  120. #endif
  121. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  122. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  123. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  124. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  125. #define CONFIG_SYS_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
  126. #define CONFIG_SYS_ALT_MEMTEST /* alternate, more extensive
  127. memory test.*/
  128. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  129. /*
  130. * Low Level Configuration Settings
  131. * (address mappings, register initial values, etc.)
  132. * You should know what you are doing if you make changes here.
  133. */
  134. /*-----------------------------------------------------------------------
  135. * Internal Memory Mapped Register
  136. */
  137. #define CONFIG_SYS_IMMR 0xFFF00000
  138. /*-----------------------------------------------------------------------
  139. * Definitions for initial stack pointer and data area (in DPRAM)
  140. */
  141. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  142. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  143. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  144. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  145. /*-----------------------------------------------------------------------
  146. * Start addresses for the final memory configuration
  147. * (Set up by the startup code)
  148. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  149. */
  150. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  151. #define CONFIG_SYS_FLASH_BASE 0x40000000
  152. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  153. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  154. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  155. /*
  156. * For booting Linux, the board info and command line data
  157. * have to be in the first 8 MB of memory, since this is
  158. * the maximum mapped by the Linux kernel during initialization.
  159. */
  160. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  161. /*-----------------------------------------------------------------------
  162. * FLASH organization
  163. */
  164. /* use CFI flash driver */
  165. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  166. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  167. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  168. #define CONFIG_SYS_FLASH_EMPTY_INFO
  169. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  170. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  171. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  172. #define CONFIG_ENV_IS_IN_FLASH 1
  173. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  174. #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
  175. #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  176. /* Address and size of Redundant Environment Sector */
  177. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  178. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  179. /*-----------------------------------------------------------------------
  180. * Hardware Information Block
  181. */
  182. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  183. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  184. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  185. /*-----------------------------------------------------------------------
  186. * Cache Configuration
  187. */
  188. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  189. #if defined(CONFIG_CMD_KGDB)
  190. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  191. #endif
  192. /*-----------------------------------------------------------------------
  193. * SYPCR - System Protection Control 11-9
  194. * SYPCR can only be written once after reset!
  195. *-----------------------------------------------------------------------
  196. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  197. */
  198. #if defined(CONFIG_WATCHDOG)
  199. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  200. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  201. #else
  202. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  203. #endif
  204. /*-----------------------------------------------------------------------
  205. * SIUMCR - SIU Module Configuration 11-6
  206. *-----------------------------------------------------------------------
  207. * PCMCIA config., multi-function pin tri-state
  208. */
  209. #ifndef CONFIG_CAN_DRIVER
  210. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  211. #else /* we must activate GPL5 in the SIUMCR for CAN */
  212. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  213. #endif /* CONFIG_CAN_DRIVER */
  214. /*-----------------------------------------------------------------------
  215. * TBSCR - Time Base Status and Control 11-26
  216. *-----------------------------------------------------------------------
  217. * Clear Reference Interrupt Status, Timebase freezing enabled
  218. */
  219. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  220. /*-----------------------------------------------------------------------
  221. * PISCR - Periodic Interrupt Status and Control 11-31
  222. *-----------------------------------------------------------------------
  223. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  224. */
  225. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  226. /*-----------------------------------------------------------------------
  227. * SCCR - System Clock and reset Control Register 15-27
  228. *-----------------------------------------------------------------------
  229. * Set clock output, timebase and RTC source and divider,
  230. * power management and some other internal clocks
  231. */
  232. #define SCCR_MASK SCCR_EBDF11
  233. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  234. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  235. SCCR_DFALCD00)
  236. /*-----------------------------------------------------------------------
  237. * PCMCIA stuff
  238. *-----------------------------------------------------------------------
  239. *
  240. */
  241. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  242. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  243. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  244. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  245. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  246. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  247. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  248. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  249. /*-----------------------------------------------------------------------
  250. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  251. *-----------------------------------------------------------------------
  252. */
  253. #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
  254. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  255. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  256. #undef CONFIG_IDE_LED /* LED for ide not supported */
  257. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  258. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  259. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  260. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  261. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  262. /* Offset for data I/O */
  263. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  264. /* Offset for normal register accesses */
  265. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  266. /* Offset for alternate registers */
  267. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  268. /*-----------------------------------------------------------------------
  269. *
  270. *-----------------------------------------------------------------------
  271. *
  272. */
  273. #define CONFIG_SYS_DER 0
  274. /*
  275. * Init Memory Controller:
  276. *
  277. * BR0/1 and OR0/1 (FLASH)
  278. */
  279. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  280. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  281. /* used to re-map FLASH both when starting from SRAM or FLASH:
  282. * restrict access enough to keep SRAM working (if any)
  283. * but not too much to meddle with FLASH accesses
  284. */
  285. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  286. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  287. /*
  288. * FLASH timing: Default value of OR0 after reset
  289. */
  290. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  291. OR_SCY_6_CLK | OR_TRLX)
  292. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  293. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  294. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  295. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  296. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  297. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  298. /*
  299. * BR2/3 and OR2/3 (SDRAM)
  300. *
  301. */
  302. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  303. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  304. #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
  305. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  306. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  307. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  308. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  309. #ifndef CONFIG_CAN_DRIVER
  310. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  311. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  312. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  313. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  314. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  315. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  316. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  317. BR_PS_8 | BR_MS_UPMB | BR_V )
  318. #endif /* CONFIG_CAN_DRIVER */
  319. /*
  320. * 4096 Rows from SDRAM example configuration
  321. * 1000 factor s -> ms
  322. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  323. * 4 Number of refresh cycles per period
  324. * 64 Refresh cycle in ms per number of rows
  325. */
  326. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  327. /*
  328. * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
  329. *
  330. * CPUclock(MHz) * 31.2
  331. * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
  332. * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
  333. *
  334. * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
  335. * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
  336. * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
  337. * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
  338. *
  339. * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
  340. * be met also in the default configuration, i.e. if environment variable
  341. * 'cpuclk' is not set.
  342. */
  343. #define CONFIG_SYS_MAMR_PTA 128
  344. /*
  345. * Memory Periodic Timer Prescaler Register (MPTPR) values.
  346. */
  347. /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
  348. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
  349. /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
  350. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
  351. /*
  352. * MAMR settings for SDRAM
  353. */
  354. /* 8 column SDRAM */
  355. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  356. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  357. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  358. /* 9 column SDRAM */
  359. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  360. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  361. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  362. /* 10 column SDRAM */
  363. #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  364. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
  365. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  366. /*
  367. * Network configuration
  368. */
  369. #define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
  370. #define CONFIG_FEC_ENET /* enable ethernet on FEC */
  371. #define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
  372. #define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
  373. #if defined(CONFIG_CMD_MII)
  374. #define CONFIG_SYS_DISCOVER_PHY
  375. #define CONFIG_MII_INIT 1
  376. #endif
  377. #define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
  378. switching to another netwok (if the
  379. tried network is unreachable) */
  380. #define CONFIG_ETHPRIME "SCC"
  381. #define CONFIG_HWCONFIG 1
  382. #endif /* __CONFIG_H */