T208xRDB.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * T2080 RDB/PCIe board configuration file
  8. */
  9. #ifndef __T2080RDB_H
  10. #define __T2080RDB_H
  11. #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
  12. #define CONFIG_USB_EHCI
  13. #define CONFIG_FSL_SATA_V2
  14. /* High Level Configuration Options */
  15. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  16. #define CONFIG_MP /* support multiple processors */
  17. #define CONFIG_ENABLE_36BIT_PHYS
  18. #ifdef CONFIG_PHYS_64BIT
  19. #define CONFIG_ADDR_MAP 1
  20. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  21. #endif
  22. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  23. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  24. #define CONFIG_FSL_IFC /* Enable IFC Support */
  25. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  26. #define CONFIG_ENV_OVERWRITE
  27. #ifdef CONFIG_RAMBOOT_PBL
  28. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg
  29. #define CONFIG_SPL_FLUSH_IMAGE
  30. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  31. #define CONFIG_SYS_TEXT_BASE 0x00201000
  32. #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
  33. #define CONFIG_SPL_PAD_TO 0x40000
  34. #define CONFIG_SPL_MAX_SIZE 0x28000
  35. #define RESET_VECTOR_OFFSET 0x27FFC
  36. #define BOOT_PAGE_OFFSET 0x27000
  37. #ifdef CONFIG_SPL_BUILD
  38. #define CONFIG_SPL_SKIP_RELOCATE
  39. #define CONFIG_SPL_COMMON_INIT_DDR
  40. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  41. #define CONFIG_SYS_NO_FLASH
  42. #endif
  43. #ifdef CONFIG_NAND
  44. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  45. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
  46. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  47. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  48. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  49. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_nand_rcw.cfg
  50. #define CONFIG_SPL_NAND_BOOT
  51. #endif
  52. #ifdef CONFIG_SPIFLASH
  53. #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
  54. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  55. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
  56. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
  57. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
  58. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
  59. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  60. #ifndef CONFIG_SPL_BUILD
  61. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  62. #endif
  63. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_spi_rcw.cfg
  64. #define CONFIG_SPL_SPI_BOOT
  65. #endif
  66. #ifdef CONFIG_SDCARD
  67. #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
  68. #define CONFIG_SPL_MMC_MINIMAL
  69. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  70. #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
  71. #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
  72. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  73. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  74. #ifndef CONFIG_SPL_BUILD
  75. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  76. #endif
  77. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_sd_rcw.cfg
  78. #define CONFIG_SPL_MMC_BOOT
  79. #endif
  80. #endif /* CONFIG_RAMBOOT_PBL */
  81. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  82. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  83. /* Set 1M boot space */
  84. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  85. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  86. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  87. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  88. #define CONFIG_SYS_NO_FLASH
  89. #endif
  90. #ifndef CONFIG_SYS_TEXT_BASE
  91. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  92. #endif
  93. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  94. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  95. #endif
  96. /*
  97. * These can be toggled for performance analysis, otherwise use default.
  98. */
  99. #define CONFIG_SYS_CACHE_STASHING
  100. #define CONFIG_BTB /* toggle branch predition */
  101. #define CONFIG_DDR_ECC
  102. #ifdef CONFIG_DDR_ECC
  103. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  104. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  105. #endif
  106. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  107. #define CONFIG_SYS_MEMTEST_END 0x00400000
  108. #define CONFIG_SYS_ALT_MEMTEST
  109. #ifndef CONFIG_SYS_NO_FLASH
  110. #define CONFIG_FLASH_CFI_DRIVER
  111. #define CONFIG_SYS_FLASH_CFI
  112. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  113. #endif
  114. #if defined(CONFIG_SPIFLASH)
  115. #define CONFIG_SYS_EXTRA_ENV_RELOC
  116. #define CONFIG_ENV_IS_IN_SPI_FLASH
  117. #define CONFIG_ENV_SPI_BUS 0
  118. #define CONFIG_ENV_SPI_CS 0
  119. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  120. #define CONFIG_ENV_SPI_MODE 0
  121. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  122. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  123. #define CONFIG_ENV_SECT_SIZE 0x10000
  124. #elif defined(CONFIG_SDCARD)
  125. #define CONFIG_SYS_EXTRA_ENV_RELOC
  126. #define CONFIG_ENV_IS_IN_MMC
  127. #define CONFIG_SYS_MMC_ENV_DEV 0
  128. #define CONFIG_ENV_SIZE 0x2000
  129. #define CONFIG_ENV_OFFSET (512 * 0x800)
  130. #elif defined(CONFIG_NAND)
  131. #define CONFIG_SYS_EXTRA_ENV_RELOC
  132. #define CONFIG_ENV_IS_IN_NAND
  133. #define CONFIG_ENV_SIZE 0x2000
  134. #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
  135. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  136. #define CONFIG_ENV_IS_IN_REMOTE
  137. #define CONFIG_ENV_ADDR 0xffe20000
  138. #define CONFIG_ENV_SIZE 0x2000
  139. #elif defined(CONFIG_ENV_IS_NOWHERE)
  140. #define CONFIG_ENV_SIZE 0x2000
  141. #else
  142. #define CONFIG_ENV_IS_IN_FLASH
  143. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  144. #define CONFIG_ENV_SIZE 0x2000
  145. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  146. #endif
  147. #ifndef __ASSEMBLY__
  148. unsigned long get_board_sys_clk(void);
  149. unsigned long get_board_ddr_clk(void);
  150. #endif
  151. #define CONFIG_SYS_CLK_FREQ 66660000
  152. #define CONFIG_DDR_CLK_FREQ 133330000
  153. /*
  154. * Config the L3 Cache as L3 SRAM
  155. */
  156. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  157. #define CONFIG_SYS_L3_SIZE (512 << 10)
  158. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  159. #ifdef CONFIG_RAMBOOT_PBL
  160. #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  161. #endif
  162. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  163. #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
  164. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  165. #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
  166. #define CONFIG_SYS_DCSRBAR 0xf0000000
  167. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  168. /* EEPROM */
  169. #define CONFIG_ID_EEPROM
  170. #define CONFIG_SYS_I2C_EEPROM_NXID
  171. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  172. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  173. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  174. /*
  175. * DDR Setup
  176. */
  177. #define CONFIG_VERY_BIG_RAM
  178. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  179. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  180. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  181. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  182. #define CONFIG_DDR_SPD
  183. #undef CONFIG_FSL_DDR_INTERACTIVE
  184. #define CONFIG_SYS_SPD_BUS_NUM 0
  185. #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
  186. #define SPD_EEPROM_ADDRESS1 0x51
  187. #define SPD_EEPROM_ADDRESS2 0x52
  188. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
  189. #define CTRL_INTLV_PREFERED cacheline
  190. /*
  191. * IFC Definitions
  192. */
  193. #define CONFIG_SYS_FLASH_BASE 0xe8000000
  194. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  195. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  196. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  197. CSPR_PORT_SIZE_16 | \
  198. CSPR_MSEL_NOR | \
  199. CSPR_V)
  200. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  201. /* NOR Flash Timing Params */
  202. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  203. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  204. FTIM0_NOR_TEADC(0x5) | \
  205. FTIM0_NOR_TEAHC(0x5))
  206. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  207. FTIM1_NOR_TRAD_NOR(0x1A) |\
  208. FTIM1_NOR_TSEQRAD_NOR(0x13))
  209. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  210. FTIM2_NOR_TCH(0x4) | \
  211. FTIM2_NOR_TWPH(0x0E) | \
  212. FTIM2_NOR_TWP(0x1c))
  213. #define CONFIG_SYS_NOR_FTIM3 0x0
  214. #define CONFIG_SYS_FLASH_QUIET_TEST
  215. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  216. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  217. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  218. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  219. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  220. #define CONFIG_SYS_FLASH_EMPTY_INFO
  221. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
  222. /* CPLD on IFC */
  223. #define CONFIG_SYS_CPLD_BASE 0xffdf0000
  224. #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
  225. #define CONFIG_SYS_CSPR2_EXT (0xf)
  226. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
  227. | CSPR_PORT_SIZE_8 \
  228. | CSPR_MSEL_GPCM \
  229. | CSPR_V)
  230. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  231. #define CONFIG_SYS_CSOR2 0x0
  232. /* CPLD Timing parameters for IFC CS2 */
  233. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  234. FTIM0_GPCM_TEADC(0x0e) | \
  235. FTIM0_GPCM_TEAHC(0x0e))
  236. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  237. FTIM1_GPCM_TRAD(0x1f))
  238. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  239. FTIM2_GPCM_TCH(0x8) | \
  240. FTIM2_GPCM_TWP(0x1f))
  241. #define CONFIG_SYS_CS2_FTIM3 0x0
  242. /* NAND Flash on IFC */
  243. #define CONFIG_NAND_FSL_IFC
  244. #define CONFIG_SYS_NAND_BASE 0xff800000
  245. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  246. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  247. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  248. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  249. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  250. | CSPR_V)
  251. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  252. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  253. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  254. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  255. | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
  256. | CSOR_NAND_PGS_2K /* Page Size = 2K */\
  257. | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
  258. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  259. #define CONFIG_SYS_NAND_ONFI_DETECTION
  260. /* ONFI NAND Flash mode0 Timing Params */
  261. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  262. FTIM0_NAND_TWP(0x18) | \
  263. FTIM0_NAND_TWCHT(0x07) | \
  264. FTIM0_NAND_TWH(0x0a))
  265. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  266. FTIM1_NAND_TWBE(0x39) | \
  267. FTIM1_NAND_TRR(0x0e) | \
  268. FTIM1_NAND_TRP(0x18))
  269. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  270. FTIM2_NAND_TREH(0x0a) | \
  271. FTIM2_NAND_TWHRE(0x1e))
  272. #define CONFIG_SYS_NAND_FTIM3 0x0
  273. #define CONFIG_SYS_NAND_DDR_LAW 11
  274. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  275. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  276. #define CONFIG_CMD_NAND
  277. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  278. #if defined(CONFIG_NAND)
  279. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  280. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  281. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  282. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  283. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  284. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  285. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  286. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  287. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  288. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  289. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  290. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  291. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  292. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  293. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  294. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  295. #else
  296. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  297. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  298. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  299. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  300. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  301. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  302. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  303. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  304. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
  305. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  306. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  307. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  308. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  309. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  310. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  311. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  312. #endif
  313. #if defined(CONFIG_RAMBOOT_PBL)
  314. #define CONFIG_SYS_RAMBOOT
  315. #endif
  316. #ifdef CONFIG_SPL_BUILD
  317. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  318. #else
  319. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  320. #endif
  321. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  322. #define CONFIG_MISC_INIT_R
  323. #define CONFIG_HWCONFIG
  324. /* define to use L1 as initial stack */
  325. #define CONFIG_L1_INIT_RAM
  326. #define CONFIG_SYS_INIT_RAM_LOCK
  327. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  328. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  329. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  330. /* The assembler doesn't like typecast */
  331. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  332. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  333. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  334. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  335. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  336. GENERATED_GBL_DATA_SIZE)
  337. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  338. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  339. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  340. /*
  341. * Serial Port
  342. */
  343. #define CONFIG_CONS_INDEX 1
  344. #define CONFIG_SYS_NS16550_SERIAL
  345. #define CONFIG_SYS_NS16550_REG_SIZE 1
  346. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  347. #define CONFIG_SYS_BAUDRATE_TABLE \
  348. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  349. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  350. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  351. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  352. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  353. /*
  354. * I2C
  355. */
  356. #define CONFIG_SYS_I2C
  357. #define CONFIG_SYS_I2C_FSL
  358. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  359. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  360. #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
  361. #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
  362. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  363. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  364. #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
  365. #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
  366. #define CONFIG_SYS_FSL_I2C_SPEED 100000
  367. #define CONFIG_SYS_FSL_I2C2_SPEED 100000
  368. #define CONFIG_SYS_FSL_I2C3_SPEED 100000
  369. #define CONFIG_SYS_FSL_I2C4_SPEED 100000
  370. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
  371. #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
  372. #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
  373. #define I2C_MUX_CH_DEFAULT 0x8
  374. #define I2C_MUX_CH_VOL_MONITOR 0xa
  375. #define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv"
  376. #ifndef CONFIG_SPL_BUILD
  377. #define CONFIG_VID
  378. #endif
  379. #define CONFIG_VOL_MONITOR_IR36021_SET
  380. #define CONFIG_VOL_MONITOR_IR36021_READ
  381. /* The lowest and highest voltage allowed for T208xRDB */
  382. #define VDD_MV_MIN 819
  383. #define VDD_MV_MAX 1212
  384. /*
  385. * RapidIO
  386. */
  387. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  388. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  389. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  390. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  391. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  392. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  393. /*
  394. * for slave u-boot IMAGE instored in master memory space,
  395. * PHYS must be aligned based on the SIZE
  396. */
  397. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  398. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  399. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  400. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  401. /*
  402. * for slave UCODE and ENV instored in master memory space,
  403. * PHYS must be aligned based on the SIZE
  404. */
  405. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  406. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  407. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  408. /* slave core release by master*/
  409. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  410. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  411. /*
  412. * SRIO_PCIE_BOOT - SLAVE
  413. */
  414. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  415. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  416. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  417. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  418. #endif
  419. /*
  420. * eSPI - Enhanced SPI
  421. */
  422. #ifdef CONFIG_SPI_FLASH
  423. #define CONFIG_SPI_FLASH_BAR
  424. #define CONFIG_SF_DEFAULT_SPEED 10000000
  425. #define CONFIG_SF_DEFAULT_MODE 0
  426. #endif
  427. /*
  428. * General PCI
  429. * Memory space is mapped 1-1, but I/O space must start from 0.
  430. */
  431. #define CONFIG_PCIE1 /* PCIE controller 1 */
  432. #define CONFIG_PCIE2 /* PCIE controller 2 */
  433. #define CONFIG_PCIE3 /* PCIE controller 3 */
  434. #define CONFIG_PCIE4 /* PCIE controller 4 */
  435. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  436. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  437. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  438. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  439. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  440. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  441. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  442. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  443. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  444. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  445. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  446. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  447. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  448. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  449. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  450. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  451. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  452. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  453. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  454. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  455. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  456. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
  457. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  458. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
  459. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
  460. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  461. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  462. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  463. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  464. /* controller 4, Base address 203000 */
  465. #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
  466. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  467. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
  468. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
  469. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  470. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  471. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  472. #ifdef CONFIG_PCI
  473. #define CONFIG_PCI_INDIRECT_BRIDGE
  474. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */
  475. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  476. #define CONFIG_DOS_PARTITION
  477. #endif
  478. /* Qman/Bman */
  479. #ifndef CONFIG_NOBQFMAN
  480. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  481. #define CONFIG_SYS_BMAN_NUM_PORTALS 18
  482. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  483. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  484. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  485. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  486. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  487. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  488. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  489. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  490. CONFIG_SYS_BMAN_CENA_SIZE)
  491. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  492. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  493. #define CONFIG_SYS_QMAN_NUM_PORTALS 18
  494. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  495. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  496. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  497. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  498. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  499. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  500. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  501. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  502. CONFIG_SYS_QMAN_CENA_SIZE)
  503. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  504. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  505. #define CONFIG_SYS_DPAA_FMAN
  506. #define CONFIG_SYS_DPAA_PME
  507. #define CONFIG_SYS_PMAN
  508. #define CONFIG_SYS_DPAA_DCE
  509. #define CONFIG_SYS_DPAA_RMAN /* RMan */
  510. #define CONFIG_SYS_INTERLAKEN
  511. /* Default address of microcode for the Linux Fman driver */
  512. #if defined(CONFIG_SPIFLASH)
  513. /*
  514. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  515. * env, so we got 0x110000.
  516. */
  517. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  518. #define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH
  519. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  520. #define CONFIG_CORTINA_FW_ADDR 0x120000
  521. #elif defined(CONFIG_SDCARD)
  522. /*
  523. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  524. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  525. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
  526. */
  527. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  528. #define CONFIG_SYS_CORTINA_FW_IN_MMC
  529. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  530. #define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0)
  531. #elif defined(CONFIG_NAND)
  532. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  533. #define CONFIG_SYS_CORTINA_FW_IN_NAND
  534. #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
  535. #define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
  536. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  537. /*
  538. * Slave has no ucode locally, it can fetch this from remote. When implementing
  539. * in two corenet boards, slave's ucode could be stored in master's memory
  540. * space, the address can be mapped from slave TLB->slave LAW->
  541. * slave SRIO or PCIE outbound window->master inbound window->
  542. * master LAW->the ucode address in master's memory space.
  543. */
  544. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  545. #define CONFIG_SYS_CORTINA_FW_IN_REMOTE
  546. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  547. #define CONFIG_CORTINA_FW_ADDR 0xFFE10000
  548. #else
  549. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  550. #define CONFIG_SYS_CORTINA_FW_IN_NOR
  551. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  552. #define CONFIG_CORTINA_FW_ADDR 0xEFE00000
  553. #endif
  554. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  555. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  556. #endif /* CONFIG_NOBQFMAN */
  557. #ifdef CONFIG_SYS_DPAA_FMAN
  558. #define CONFIG_FMAN_ENET
  559. #define CONFIG_PHYLIB_10G
  560. #define CONFIG_PHY_AQUANTIA
  561. #define CONFIG_PHY_CORTINA
  562. #define CONFIG_PHY_REALTEK
  563. #define CONFIG_CORTINA_FW_LENGTH 0x40000
  564. #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
  565. #define RGMII_PHY2_ADDR 0x02
  566. #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
  567. #define CORTINA_PHY_ADDR2 0x0d
  568. #define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */
  569. #define FM1_10GEC4_PHY_ADDR 0x01
  570. #endif
  571. #ifdef CONFIG_FMAN_ENET
  572. #define CONFIG_MII /* MII PHY management */
  573. #define CONFIG_ETHPRIME "FM1@DTSEC3"
  574. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  575. #endif
  576. /*
  577. * SATA
  578. */
  579. #ifdef CONFIG_FSL_SATA_V2
  580. #define CONFIG_LIBATA
  581. #define CONFIG_FSL_SATA
  582. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  583. #define CONFIG_SATA1
  584. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  585. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  586. #define CONFIG_SATA2
  587. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  588. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  589. #define CONFIG_LBA48
  590. #define CONFIG_CMD_SATA
  591. #define CONFIG_DOS_PARTITION
  592. #endif
  593. /*
  594. * USB
  595. */
  596. #ifdef CONFIG_USB_EHCI
  597. #define CONFIG_USB_EHCI_FSL
  598. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  599. #define CONFIG_HAS_FSL_DR_USB
  600. #endif
  601. /*
  602. * SDHC
  603. */
  604. #ifdef CONFIG_MMC
  605. #define CONFIG_FSL_ESDHC
  606. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  607. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  608. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  609. #define CONFIG_GENERIC_MMC
  610. #define CONFIG_DOS_PARTITION
  611. #endif
  612. /*
  613. * Dynamic MTD Partition support with mtdparts
  614. */
  615. #ifndef CONFIG_SYS_NO_FLASH
  616. #define CONFIG_MTD_DEVICE
  617. #define CONFIG_MTD_PARTITIONS
  618. #define CONFIG_CMD_MTDPARTS
  619. #define CONFIG_FLASH_CFI_MTD
  620. #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
  621. "spi0=spife110000.1"
  622. #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
  623. "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
  624. "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \
  625. "1m(uboot),5m(kernel),128k(dtb),-(user)"
  626. #endif
  627. /*
  628. * Environment
  629. */
  630. /*
  631. * Command line configuration.
  632. */
  633. #define CONFIG_CMD_ERRATA
  634. #define CONFIG_CMD_REGINFO
  635. #ifdef CONFIG_PCI
  636. #define CONFIG_CMD_PCI
  637. #endif
  638. /* Hash command with SHA acceleration supported in hardware */
  639. #ifdef CONFIG_FSL_CAAM
  640. #define CONFIG_CMD_HASH
  641. #define CONFIG_SHA_HW_ACCEL
  642. #endif
  643. /*
  644. * Miscellaneous configurable options
  645. */
  646. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  647. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  648. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  649. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  650. #ifdef CONFIG_CMD_KGDB
  651. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  652. #else
  653. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  654. #endif
  655. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  656. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  657. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  658. /*
  659. * For booting Linux, the board info and command line data
  660. * have to be in the first 64 MB of memory, since this is
  661. * the maximum mapped by the Linux kernel during initialization.
  662. */
  663. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  664. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  665. #ifdef CONFIG_CMD_KGDB
  666. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  667. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  668. #endif
  669. /*
  670. * Environment Configuration
  671. */
  672. #define CONFIG_ROOTPATH "/opt/nfsroot"
  673. #define CONFIG_BOOTFILE "uImage"
  674. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
  675. /* default location for tftp and bootm */
  676. #define CONFIG_LOADADDR 1000000
  677. #define CONFIG_BAUDRATE 115200
  678. #define __USB_PHY_TYPE utmi
  679. #define CONFIG_EXTRA_ENV_SETTINGS \
  680. "hwconfig=fsl_ddr:" \
  681. "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
  682. "bank_intlv=auto;" \
  683. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  684. "netdev=eth0\0" \
  685. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  686. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  687. "tftpflash=tftpboot $loadaddr $uboot && " \
  688. "protect off $ubootaddr +$filesize && " \
  689. "erase $ubootaddr +$filesize && " \
  690. "cp.b $loadaddr $ubootaddr $filesize && " \
  691. "protect on $ubootaddr +$filesize && " \
  692. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  693. "consoledev=ttyS0\0" \
  694. "ramdiskaddr=2000000\0" \
  695. "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
  696. "fdtaddr=1e00000\0" \
  697. "fdtfile=t2080rdb/t2080rdb.dtb\0" \
  698. "bdev=sda3\0"
  699. /*
  700. * For emulation this causes u-boot to jump to the start of the
  701. * proof point app code automatically
  702. */
  703. #define CONFIG_PROOF_POINTS \
  704. "setenv bootargs root=/dev/$bdev rw " \
  705. "console=$consoledev,$baudrate $othbootargs;" \
  706. "cpu 1 release 0x29000000 - - -;" \
  707. "cpu 2 release 0x29000000 - - -;" \
  708. "cpu 3 release 0x29000000 - - -;" \
  709. "cpu 4 release 0x29000000 - - -;" \
  710. "cpu 5 release 0x29000000 - - -;" \
  711. "cpu 6 release 0x29000000 - - -;" \
  712. "cpu 7 release 0x29000000 - - -;" \
  713. "go 0x29000000"
  714. #define CONFIG_HVBOOT \
  715. "setenv bootargs config-addr=0x60000000; " \
  716. "bootm 0x01000000 - 0x00f00000"
  717. #define CONFIG_ALU \
  718. "setenv bootargs root=/dev/$bdev rw " \
  719. "console=$consoledev,$baudrate $othbootargs;" \
  720. "cpu 1 release 0x01000000 - - -;" \
  721. "cpu 2 release 0x01000000 - - -;" \
  722. "cpu 3 release 0x01000000 - - -;" \
  723. "cpu 4 release 0x01000000 - - -;" \
  724. "cpu 5 release 0x01000000 - - -;" \
  725. "cpu 6 release 0x01000000 - - -;" \
  726. "cpu 7 release 0x01000000 - - -;" \
  727. "go 0x01000000"
  728. #define CONFIG_LINUX \
  729. "setenv bootargs root=/dev/ram rw " \
  730. "console=$consoledev,$baudrate $othbootargs;" \
  731. "setenv ramdiskaddr 0x02000000;" \
  732. "setenv fdtaddr 0x00c00000;" \
  733. "setenv loadaddr 0x1000000;" \
  734. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  735. #define CONFIG_HDBOOT \
  736. "setenv bootargs root=/dev/$bdev rw " \
  737. "console=$consoledev,$baudrate $othbootargs;" \
  738. "tftp $loadaddr $bootfile;" \
  739. "tftp $fdtaddr $fdtfile;" \
  740. "bootm $loadaddr - $fdtaddr"
  741. #define CONFIG_NFSBOOTCOMMAND \
  742. "setenv bootargs root=/dev/nfs rw " \
  743. "nfsroot=$serverip:$rootpath " \
  744. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  745. "console=$consoledev,$baudrate $othbootargs;" \
  746. "tftp $loadaddr $bootfile;" \
  747. "tftp $fdtaddr $fdtfile;" \
  748. "bootm $loadaddr - $fdtaddr"
  749. #define CONFIG_RAMBOOTCOMMAND \
  750. "setenv bootargs root=/dev/ram rw " \
  751. "console=$consoledev,$baudrate $othbootargs;" \
  752. "tftp $ramdiskaddr $ramdiskfile;" \
  753. "tftp $loadaddr $bootfile;" \
  754. "tftp $fdtaddr $fdtfile;" \
  755. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  756. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  757. #include <asm/fsl_secure_boot.h>
  758. #endif /* __T2080RDB_H */