T104xRDB.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941
  1. /*
  2. + * Copyright 2014 Freescale Semiconductor, Inc.
  3. + *
  4. + * SPDX-License-Identifier: GPL-2.0+
  5. + */
  6. #ifndef __CONFIG_H
  7. #define __CONFIG_H
  8. /*
  9. * T104x RDB board configuration file
  10. */
  11. #include <asm/config_mpc85xx.h>
  12. #ifdef CONFIG_RAMBOOT_PBL
  13. #ifndef CONFIG_SECURE_BOOT
  14. #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
  15. #else
  16. #define CONFIG_SYS_FSL_PBL_PBI \
  17. $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
  18. #endif
  19. #define CONFIG_SPL_FLUSH_IMAGE
  20. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  21. #define CONFIG_SYS_TEXT_BASE 0x30001000
  22. #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
  23. #define CONFIG_SPL_PAD_TO 0x40000
  24. #define CONFIG_SPL_MAX_SIZE 0x28000
  25. #ifdef CONFIG_SPL_BUILD
  26. #define CONFIG_SPL_SKIP_RELOCATE
  27. #define CONFIG_SPL_COMMON_INIT_DDR
  28. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  29. #define CONFIG_SYS_NO_FLASH
  30. #endif
  31. #define RESET_VECTOR_OFFSET 0x27FFC
  32. #define BOOT_PAGE_OFFSET 0x27000
  33. #ifdef CONFIG_NAND
  34. #ifdef CONFIG_SECURE_BOOT
  35. #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
  36. /*
  37. * HDR would be appended at end of image and copied to DDR along
  38. * with U-Boot image.
  39. */
  40. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
  41. CONFIG_U_BOOT_HDR_SIZE)
  42. #else
  43. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  44. #endif
  45. #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
  46. #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
  47. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  48. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  49. #ifdef CONFIG_TARGET_T1040RDB
  50. #define CONFIG_SYS_FSL_PBL_RCW \
  51. $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
  52. #endif
  53. #ifdef CONFIG_TARGET_T1042RDB_PI
  54. #define CONFIG_SYS_FSL_PBL_RCW \
  55. $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
  56. #endif
  57. #ifdef CONFIG_TARGET_T1042RDB
  58. #define CONFIG_SYS_FSL_PBL_RCW \
  59. $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
  60. #endif
  61. #ifdef CONFIG_TARGET_T1040D4RDB
  62. #define CONFIG_SYS_FSL_PBL_RCW \
  63. $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
  64. #endif
  65. #ifdef CONFIG_TARGET_T1042D4RDB
  66. #define CONFIG_SYS_FSL_PBL_RCW \
  67. $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
  68. #endif
  69. #define CONFIG_SPL_NAND_BOOT
  70. #endif
  71. #ifdef CONFIG_SPIFLASH
  72. #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
  73. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  74. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
  75. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
  76. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
  77. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
  78. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  79. #ifndef CONFIG_SPL_BUILD
  80. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  81. #endif
  82. #ifdef CONFIG_TARGET_T1040RDB
  83. #define CONFIG_SYS_FSL_PBL_RCW \
  84. $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
  85. #endif
  86. #ifdef CONFIG_TARGET_T1042RDB_PI
  87. #define CONFIG_SYS_FSL_PBL_RCW \
  88. $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
  89. #endif
  90. #ifdef CONFIG_TARGET_T1042RDB
  91. #define CONFIG_SYS_FSL_PBL_RCW \
  92. $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
  93. #endif
  94. #ifdef CONFIG_TARGET_T1040D4RDB
  95. #define CONFIG_SYS_FSL_PBL_RCW \
  96. $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
  97. #endif
  98. #ifdef CONFIG_TARGET_T1042D4RDB
  99. #define CONFIG_SYS_FSL_PBL_RCW \
  100. $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
  101. #endif
  102. #define CONFIG_SPL_SPI_BOOT
  103. #endif
  104. #ifdef CONFIG_SDCARD
  105. #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
  106. #define CONFIG_SPL_MMC_MINIMAL
  107. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  108. #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
  109. #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
  110. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  111. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  112. #ifndef CONFIG_SPL_BUILD
  113. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  114. #endif
  115. #ifdef CONFIG_TARGET_T1040RDB
  116. #define CONFIG_SYS_FSL_PBL_RCW \
  117. $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
  118. #endif
  119. #ifdef CONFIG_TARGET_T1042RDB_PI
  120. #define CONFIG_SYS_FSL_PBL_RCW \
  121. $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
  122. #endif
  123. #ifdef CONFIG_TARGET_T1042RDB
  124. #define CONFIG_SYS_FSL_PBL_RCW \
  125. $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
  126. #endif
  127. #ifdef CONFIG_TARGET_T1040D4RDB
  128. #define CONFIG_SYS_FSL_PBL_RCW \
  129. $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
  130. #endif
  131. #ifdef CONFIG_TARGET_T1042D4RDB
  132. #define CONFIG_SYS_FSL_PBL_RCW \
  133. $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
  134. #endif
  135. #define CONFIG_SPL_MMC_BOOT
  136. #endif
  137. #endif
  138. /* High Level Configuration Options */
  139. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  140. #define CONFIG_MP /* support multiple processors */
  141. /* support deep sleep */
  142. #define CONFIG_DEEP_SLEEP
  143. #if defined(CONFIG_DEEP_SLEEP)
  144. #define CONFIG_BOARD_EARLY_INIT_F
  145. #endif
  146. #ifndef CONFIG_SYS_TEXT_BASE
  147. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  148. #endif
  149. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  150. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  151. #endif
  152. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  153. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  154. #define CONFIG_FSL_IFC /* Enable IFC Support */
  155. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  156. #define CONFIG_PCI_INDIRECT_BRIDGE
  157. #define CONFIG_PCIE1 /* PCIE controller 1 */
  158. #define CONFIG_PCIE2 /* PCIE controller 2 */
  159. #define CONFIG_PCIE3 /* PCIE controller 3 */
  160. #define CONFIG_PCIE4 /* PCIE controller 4 */
  161. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  162. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  163. #define CONFIG_ENV_OVERWRITE
  164. #ifndef CONFIG_SYS_NO_FLASH
  165. #define CONFIG_FLASH_CFI_DRIVER
  166. #define CONFIG_SYS_FLASH_CFI
  167. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  168. #endif
  169. #if defined(CONFIG_SPIFLASH)
  170. #define CONFIG_SYS_EXTRA_ENV_RELOC
  171. #define CONFIG_ENV_IS_IN_SPI_FLASH
  172. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  173. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  174. #define CONFIG_ENV_SECT_SIZE 0x10000
  175. #elif defined(CONFIG_SDCARD)
  176. #define CONFIG_SYS_EXTRA_ENV_RELOC
  177. #define CONFIG_ENV_IS_IN_MMC
  178. #define CONFIG_SYS_MMC_ENV_DEV 0
  179. #define CONFIG_ENV_SIZE 0x2000
  180. #define CONFIG_ENV_OFFSET (512 * 0x800)
  181. #elif defined(CONFIG_NAND)
  182. #ifdef CONFIG_SECURE_BOOT
  183. #define CONFIG_RAMBOOT_NAND
  184. #define CONFIG_BOOTSCRIPT_COPY_RAM
  185. #endif
  186. #define CONFIG_SYS_EXTRA_ENV_RELOC
  187. #define CONFIG_ENV_IS_IN_NAND
  188. #define CONFIG_ENV_SIZE 0x2000
  189. #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
  190. #else
  191. #define CONFIG_ENV_IS_IN_FLASH
  192. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  193. #define CONFIG_ENV_SIZE 0x2000
  194. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  195. #endif
  196. #define CONFIG_SYS_CLK_FREQ 100000000
  197. #define CONFIG_DDR_CLK_FREQ 66666666
  198. /*
  199. * These can be toggled for performance analysis, otherwise use default.
  200. */
  201. #define CONFIG_SYS_CACHE_STASHING
  202. #define CONFIG_BACKSIDE_L2_CACHE
  203. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  204. #define CONFIG_BTB /* toggle branch predition */
  205. #define CONFIG_DDR_ECC
  206. #ifdef CONFIG_DDR_ECC
  207. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  208. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  209. #endif
  210. #define CONFIG_ENABLE_36BIT_PHYS
  211. #define CONFIG_ADDR_MAP
  212. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  213. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  214. #define CONFIG_SYS_MEMTEST_END 0x00400000
  215. #define CONFIG_SYS_ALT_MEMTEST
  216. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  217. /*
  218. * Config the L3 Cache as L3 SRAM
  219. */
  220. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  221. /*
  222. * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
  223. * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
  224. * (CONFIG_SYS_INIT_L3_VADDR) will be different.
  225. */
  226. #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
  227. #define CONFIG_SYS_L3_SIZE 256 << 10
  228. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
  229. #ifdef CONFIG_RAMBOOT_PBL
  230. #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  231. #endif
  232. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  233. #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
  234. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  235. #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
  236. #define CONFIG_SYS_DCSRBAR 0xf0000000
  237. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  238. /*
  239. * DDR Setup
  240. */
  241. #define CONFIG_VERY_BIG_RAM
  242. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  243. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  244. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  245. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  246. #define CONFIG_DDR_SPD
  247. #define CONFIG_SYS_SPD_BUS_NUM 0
  248. #define SPD_EEPROM_ADDRESS 0x51
  249. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  250. /*
  251. * IFC Definitions
  252. */
  253. #define CONFIG_SYS_FLASH_BASE 0xe8000000
  254. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  255. #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
  256. #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
  257. CSPR_PORT_SIZE_16 | \
  258. CSPR_MSEL_NOR | \
  259. CSPR_V)
  260. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  261. /*
  262. * TDM Definition
  263. */
  264. #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
  265. /* NOR Flash Timing Params */
  266. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  267. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  268. FTIM0_NOR_TEADC(0x5) | \
  269. FTIM0_NOR_TEAHC(0x5))
  270. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  271. FTIM1_NOR_TRAD_NOR(0x1A) |\
  272. FTIM1_NOR_TSEQRAD_NOR(0x13))
  273. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  274. FTIM2_NOR_TCH(0x4) | \
  275. FTIM2_NOR_TWPH(0x0E) | \
  276. FTIM2_NOR_TWP(0x1c))
  277. #define CONFIG_SYS_NOR_FTIM3 0x0
  278. #define CONFIG_SYS_FLASH_QUIET_TEST
  279. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  280. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  281. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  282. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  283. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  284. #define CONFIG_SYS_FLASH_EMPTY_INFO
  285. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  286. /* CPLD on IFC */
  287. #define CPLD_LBMAP_MASK 0x3F
  288. #define CPLD_BANK_SEL_MASK 0x07
  289. #define CPLD_BANK_OVERRIDE 0x40
  290. #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
  291. #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
  292. #define CPLD_LBMAP_RESET 0xFF
  293. #define CPLD_LBMAP_SHIFT 0x03
  294. #if defined(CONFIG_TARGET_T1042RDB_PI)
  295. #define CPLD_DIU_SEL_DFP 0x80
  296. #elif defined(CONFIG_TARGET_T1042D4RDB)
  297. #define CPLD_DIU_SEL_DFP 0xc0
  298. #endif
  299. #if defined(CONFIG_TARGET_T1040D4RDB)
  300. #define CPLD_INT_MASK_ALL 0xFF
  301. #define CPLD_INT_MASK_THERM 0x80
  302. #define CPLD_INT_MASK_DVI_DFP 0x40
  303. #define CPLD_INT_MASK_QSGMII1 0x20
  304. #define CPLD_INT_MASK_QSGMII2 0x10
  305. #define CPLD_INT_MASK_SGMI1 0x08
  306. #define CPLD_INT_MASK_SGMI2 0x04
  307. #define CPLD_INT_MASK_TDMR1 0x02
  308. #define CPLD_INT_MASK_TDMR2 0x01
  309. #endif
  310. #define CONFIG_SYS_CPLD_BASE 0xffdf0000
  311. #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
  312. #define CONFIG_SYS_CSPR2_EXT (0xf)
  313. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
  314. | CSPR_PORT_SIZE_8 \
  315. | CSPR_MSEL_GPCM \
  316. | CSPR_V)
  317. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  318. #define CONFIG_SYS_CSOR2 0x0
  319. /* CPLD Timing parameters for IFC CS2 */
  320. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  321. FTIM0_GPCM_TEADC(0x0e) | \
  322. FTIM0_GPCM_TEAHC(0x0e))
  323. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  324. FTIM1_GPCM_TRAD(0x1f))
  325. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  326. FTIM2_GPCM_TCH(0x8) | \
  327. FTIM2_GPCM_TWP(0x1f))
  328. #define CONFIG_SYS_CS2_FTIM3 0x0
  329. /* NAND Flash on IFC */
  330. #define CONFIG_NAND_FSL_IFC
  331. #define CONFIG_SYS_NAND_BASE 0xff800000
  332. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  333. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  334. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  335. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  336. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  337. | CSPR_V)
  338. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  339. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  340. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  341. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  342. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  343. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  344. | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
  345. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  346. #define CONFIG_SYS_NAND_ONFI_DETECTION
  347. /* ONFI NAND Flash mode0 Timing Params */
  348. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  349. FTIM0_NAND_TWP(0x18) | \
  350. FTIM0_NAND_TWCHT(0x07) | \
  351. FTIM0_NAND_TWH(0x0a))
  352. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  353. FTIM1_NAND_TWBE(0x39) | \
  354. FTIM1_NAND_TRR(0x0e) | \
  355. FTIM1_NAND_TRP(0x18))
  356. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  357. FTIM2_NAND_TREH(0x0a) | \
  358. FTIM2_NAND_TWHRE(0x1e))
  359. #define CONFIG_SYS_NAND_FTIM3 0x0
  360. #define CONFIG_SYS_NAND_DDR_LAW 11
  361. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  362. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  363. #define CONFIG_CMD_NAND
  364. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  365. #if defined(CONFIG_NAND)
  366. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  367. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  368. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  369. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  370. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  371. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  372. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  373. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  374. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
  375. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
  376. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  377. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  378. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  379. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  380. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  381. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  382. #else
  383. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
  384. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  385. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  386. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  387. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  388. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  389. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  390. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  391. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
  392. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  393. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  394. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  395. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  396. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  397. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  398. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  399. #endif
  400. #ifdef CONFIG_SPL_BUILD
  401. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  402. #else
  403. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  404. #endif
  405. #if defined(CONFIG_RAMBOOT_PBL)
  406. #define CONFIG_SYS_RAMBOOT
  407. #endif
  408. #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
  409. #if defined(CONFIG_NAND)
  410. #define CONFIG_A008044_WORKAROUND
  411. #endif
  412. #endif
  413. #define CONFIG_BOARD_EARLY_INIT_R
  414. #define CONFIG_MISC_INIT_R
  415. #define CONFIG_HWCONFIG
  416. /* define to use L1 as initial stack */
  417. #define CONFIG_L1_INIT_RAM
  418. #define CONFIG_SYS_INIT_RAM_LOCK
  419. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  420. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  421. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  422. /* The assembler doesn't like typecast */
  423. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  424. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  425. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  426. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  427. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  428. GENERATED_GBL_DATA_SIZE)
  429. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  430. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  431. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  432. /* Serial Port - controlled on board with jumper J8
  433. * open - index 2
  434. * shorted - index 1
  435. */
  436. #define CONFIG_CONS_INDEX 1
  437. #define CONFIG_SYS_NS16550_SERIAL
  438. #define CONFIG_SYS_NS16550_REG_SIZE 1
  439. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  440. #define CONFIG_SYS_BAUDRATE_TABLE \
  441. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  442. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  443. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  444. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  445. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  446. #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
  447. /* Video */
  448. #define CONFIG_FSL_DIU_FB
  449. #ifdef CONFIG_FSL_DIU_FB
  450. #define CONFIG_FSL_DIU_CH7301
  451. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
  452. #define CONFIG_CMD_BMP
  453. #define CONFIG_VIDEO_LOGO
  454. #define CONFIG_VIDEO_BMP_LOGO
  455. #endif
  456. #endif
  457. /* I2C */
  458. #define CONFIG_SYS_I2C
  459. #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
  460. #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
  461. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  462. #define CONFIG_SYS_FSL_I2C3_SPEED 400000
  463. #define CONFIG_SYS_FSL_I2C4_SPEED 400000
  464. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  465. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  466. #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
  467. #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
  468. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  469. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  470. #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
  471. #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
  472. /* I2C bus multiplexer */
  473. #define I2C_MUX_PCA_ADDR 0x70
  474. #define I2C_MUX_CH_DEFAULT 0x8
  475. #if defined(CONFIG_TARGET_T1042RDB_PI) || \
  476. defined(CONFIG_TARGET_T1040D4RDB) || \
  477. defined(CONFIG_TARGET_T1042D4RDB)
  478. /* LDI/DVI Encoder for display */
  479. #define CONFIG_SYS_I2C_LDI_ADDR 0x38
  480. #define CONFIG_SYS_I2C_DVI_ADDR 0x75
  481. /*
  482. * RTC configuration
  483. */
  484. #define RTC
  485. #define CONFIG_RTC_DS1337 1
  486. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  487. /*DVI encoder*/
  488. #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
  489. #endif
  490. /*
  491. * eSPI - Enhanced SPI
  492. */
  493. #define CONFIG_SPI_FLASH_BAR
  494. #define CONFIG_SF_DEFAULT_SPEED 10000000
  495. #define CONFIG_SF_DEFAULT_MODE 0
  496. #define CONFIG_ENV_SPI_BUS 0
  497. #define CONFIG_ENV_SPI_CS 0
  498. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  499. #define CONFIG_ENV_SPI_MODE 0
  500. /*
  501. * General PCI
  502. * Memory space is mapped 1-1, but I/O space must start from 0.
  503. */
  504. #ifdef CONFIG_PCI
  505. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  506. #ifdef CONFIG_PCIE1
  507. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  508. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  509. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  510. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  511. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  512. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  513. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  514. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  515. #endif
  516. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  517. #ifdef CONFIG_PCIE2
  518. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
  519. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  520. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
  521. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  522. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  523. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  524. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  525. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  526. #endif
  527. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  528. #ifdef CONFIG_PCIE3
  529. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  530. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  531. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  532. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
  533. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  534. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  535. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  536. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  537. #endif
  538. /* controller 4, Base address 203000 */
  539. #ifdef CONFIG_PCIE4
  540. #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
  541. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  542. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
  543. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
  544. #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
  545. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  546. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  547. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  548. #endif
  549. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  550. #define CONFIG_DOS_PARTITION
  551. #endif /* CONFIG_PCI */
  552. /* SATA */
  553. #define CONFIG_FSL_SATA_V2
  554. #ifdef CONFIG_FSL_SATA_V2
  555. #define CONFIG_LIBATA
  556. #define CONFIG_FSL_SATA
  557. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  558. #define CONFIG_SATA1
  559. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  560. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  561. #define CONFIG_LBA48
  562. #define CONFIG_CMD_SATA
  563. #define CONFIG_DOS_PARTITION
  564. #endif
  565. /*
  566. * USB
  567. */
  568. #define CONFIG_HAS_FSL_DR_USB
  569. #ifdef CONFIG_HAS_FSL_DR_USB
  570. #define CONFIG_USB_EHCI
  571. #ifdef CONFIG_USB_EHCI
  572. #define CONFIG_USB_EHCI_FSL
  573. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  574. #endif
  575. #endif
  576. #ifdef CONFIG_MMC
  577. #define CONFIG_FSL_ESDHC
  578. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  579. #define CONFIG_GENERIC_MMC
  580. #define CONFIG_DOS_PARTITION
  581. #endif
  582. /* Qman/Bman */
  583. #ifndef CONFIG_NOBQFMAN
  584. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  585. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  586. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  587. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  588. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  589. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  590. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  591. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  592. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  593. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  594. CONFIG_SYS_BMAN_CENA_SIZE)
  595. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  596. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  597. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  598. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  599. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  600. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  601. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  602. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  603. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  604. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  605. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  606. CONFIG_SYS_QMAN_CENA_SIZE)
  607. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  608. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  609. #define CONFIG_SYS_DPAA_FMAN
  610. #define CONFIG_SYS_DPAA_PME
  611. #define CONFIG_QE
  612. #define CONFIG_U_QE
  613. /* Default address of microcode for the Linux Fman driver */
  614. #if defined(CONFIG_SPIFLASH)
  615. /*
  616. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  617. * env, so we got 0x110000.
  618. */
  619. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  620. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  621. #elif defined(CONFIG_SDCARD)
  622. /*
  623. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  624. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  625. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
  626. */
  627. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  628. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  629. #elif defined(CONFIG_NAND)
  630. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  631. #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  632. #else
  633. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  634. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  635. #endif
  636. #if defined(CONFIG_SPIFLASH)
  637. #define CONFIG_SYS_QE_FW_ADDR 0x130000
  638. #elif defined(CONFIG_SDCARD)
  639. #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
  640. #elif defined(CONFIG_NAND)
  641. #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
  642. #else
  643. #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
  644. #endif
  645. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  646. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  647. #endif /* CONFIG_NOBQFMAN */
  648. #ifdef CONFIG_SYS_DPAA_FMAN
  649. #define CONFIG_FMAN_ENET
  650. #define CONFIG_PHY_VITESSE
  651. #define CONFIG_PHY_REALTEK
  652. #endif
  653. #ifdef CONFIG_FMAN_ENET
  654. #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
  655. #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
  656. #elif defined(CONFIG_TARGET_T1040D4RDB)
  657. #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
  658. #elif defined(CONFIG_TARGET_T1042D4RDB)
  659. #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
  660. #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
  661. #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
  662. #endif
  663. #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
  664. #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
  665. #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
  666. #else
  667. #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
  668. #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
  669. #endif
  670. /* Enable VSC9953 L2 Switch driver on T1040 SoC */
  671. #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
  672. #define CONFIG_VSC9953
  673. #define CONFIG_CMD_ETHSW
  674. #ifdef CONFIG_TARGET_T1040RDB
  675. #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
  676. #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
  677. #else
  678. #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
  679. #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
  680. #endif
  681. #endif
  682. #define CONFIG_MII /* MII PHY management */
  683. #define CONFIG_ETHPRIME "FM1@DTSEC4"
  684. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  685. #endif
  686. /*
  687. * Environment
  688. */
  689. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  690. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  691. /*
  692. * Command line configuration.
  693. */
  694. #ifdef CONFIG_TARGET_T1042RDB_PI
  695. #define CONFIG_CMD_DATE
  696. #endif
  697. #define CONFIG_CMD_ERRATA
  698. #define CONFIG_CMD_IRQ
  699. #define CONFIG_CMD_REGINFO
  700. #ifdef CONFIG_PCI
  701. #define CONFIG_CMD_PCI
  702. #endif
  703. /* Hash command with SHA acceleration supported in hardware */
  704. #ifdef CONFIG_FSL_CAAM
  705. #define CONFIG_CMD_HASH
  706. #define CONFIG_SHA_HW_ACCEL
  707. #endif
  708. /*
  709. * Miscellaneous configurable options
  710. */
  711. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  712. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  713. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  714. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  715. #ifdef CONFIG_CMD_KGDB
  716. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  717. #else
  718. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  719. #endif
  720. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  721. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  722. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  723. /*
  724. * For booting Linux, the board info and command line data
  725. * have to be in the first 64 MB of memory, since this is
  726. * the maximum mapped by the Linux kernel during initialization.
  727. */
  728. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  729. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  730. #ifdef CONFIG_CMD_KGDB
  731. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  732. #endif
  733. /*
  734. * Dynamic MTD Partition support with mtdparts
  735. */
  736. #ifndef CONFIG_SYS_NO_FLASH
  737. #define CONFIG_MTD_DEVICE
  738. #define CONFIG_MTD_PARTITIONS
  739. #define CONFIG_CMD_MTDPARTS
  740. #define CONFIG_FLASH_CFI_MTD
  741. #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
  742. "spi0=spife110000.0"
  743. #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
  744. "128k(dtb),96m(fs),-(user);"\
  745. "fff800000.flash:2m(uboot),9m(kernel),"\
  746. "128k(dtb),96m(fs),-(user);spife110000.0:" \
  747. "2m(uboot),9m(kernel),128k(dtb),-(user)"
  748. #endif
  749. /*
  750. * Environment Configuration
  751. */
  752. #define CONFIG_ROOTPATH "/opt/nfsroot"
  753. #define CONFIG_BOOTFILE "uImage"
  754. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  755. /* default location for tftp and bootm */
  756. #define CONFIG_LOADADDR 1000000
  757. #define CONFIG_BAUDRATE 115200
  758. #define __USB_PHY_TYPE utmi
  759. #define RAMDISKFILE "t104xrdb/ramdisk.uboot"
  760. #ifdef CONFIG_TARGET_T1040RDB
  761. #define FDTFILE "t1040rdb/t1040rdb.dtb"
  762. #elif defined(CONFIG_TARGET_T1042RDB_PI)
  763. #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
  764. #elif defined(CONFIG_TARGET_T1042RDB)
  765. #define FDTFILE "t1042rdb/t1042rdb.dtb"
  766. #elif defined(CONFIG_TARGET_T1040D4RDB)
  767. #define FDTFILE "t1042rdb/t1040d4rdb.dtb"
  768. #elif defined(CONFIG_TARGET_T1042D4RDB)
  769. #define FDTFILE "t1042rdb/t1042d4rdb.dtb"
  770. #endif
  771. #ifdef CONFIG_FSL_DIU_FB
  772. #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
  773. #else
  774. #define DIU_ENVIRONMENT
  775. #endif
  776. #define CONFIG_EXTRA_ENV_SETTINGS \
  777. "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
  778. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
  779. "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  780. "netdev=eth0\0" \
  781. "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
  782. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  783. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  784. "tftpflash=tftpboot $loadaddr $uboot && " \
  785. "protect off $ubootaddr +$filesize && " \
  786. "erase $ubootaddr +$filesize && " \
  787. "cp.b $loadaddr $ubootaddr $filesize && " \
  788. "protect on $ubootaddr +$filesize && " \
  789. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  790. "consoledev=ttyS0\0" \
  791. "ramdiskaddr=2000000\0" \
  792. "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
  793. "fdtaddr=1e00000\0" \
  794. "fdtfile=" __stringify(FDTFILE) "\0" \
  795. "bdev=sda3\0"
  796. #define CONFIG_LINUX \
  797. "setenv bootargs root=/dev/ram rw " \
  798. "console=$consoledev,$baudrate $othbootargs;" \
  799. "setenv ramdiskaddr 0x02000000;" \
  800. "setenv fdtaddr 0x00c00000;" \
  801. "setenv loadaddr 0x1000000;" \
  802. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  803. #define CONFIG_HDBOOT \
  804. "setenv bootargs root=/dev/$bdev rw " \
  805. "console=$consoledev,$baudrate $othbootargs;" \
  806. "tftp $loadaddr $bootfile;" \
  807. "tftp $fdtaddr $fdtfile;" \
  808. "bootm $loadaddr - $fdtaddr"
  809. #define CONFIG_NFSBOOTCOMMAND \
  810. "setenv bootargs root=/dev/nfs rw " \
  811. "nfsroot=$serverip:$rootpath " \
  812. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  813. "console=$consoledev,$baudrate $othbootargs;" \
  814. "tftp $loadaddr $bootfile;" \
  815. "tftp $fdtaddr $fdtfile;" \
  816. "bootm $loadaddr - $fdtaddr"
  817. #define CONFIG_RAMBOOTCOMMAND \
  818. "setenv bootargs root=/dev/ram rw " \
  819. "console=$consoledev,$baudrate $othbootargs;" \
  820. "tftp $ramdiskaddr $ramdiskfile;" \
  821. "tftp $loadaddr $bootfile;" \
  822. "tftp $fdtaddr $fdtfile;" \
  823. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  824. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  825. #include <asm/fsl_secure_boot.h>
  826. #endif /* __CONFIG_H */