P1023RDB.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * Authors: Roy Zang <tie-fei.zang@freescale.com>
  5. * Chunhe Lan <Chunhe.Lan@freescale.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #ifndef CONFIG_SYS_TEXT_BASE
  12. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  13. #endif
  14. #ifndef CONFIG_SYS_MONITOR_BASE
  15. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  16. #endif
  17. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  18. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  19. #endif
  20. /* High Level Configuration Options */
  21. #define CONFIG_MP /* support multiple processors */
  22. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  23. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  24. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  25. #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
  26. #define CONFIG_PCIE3 /* PCIE controller 3 (slot 3) */
  27. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  28. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  29. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  30. #ifndef __ASSEMBLY__
  31. extern unsigned long get_clock_freq(void);
  32. #endif
  33. #define CONFIG_SYS_CLK_FREQ 66666666
  34. #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
  35. /*
  36. * These can be toggled for performance analysis, otherwise use default.
  37. */
  38. #define CONFIG_L2_CACHE /* toggle L2 cache */
  39. #define CONFIG_BTB /* toggle branch predition */
  40. #define CONFIG_HWCONFIG
  41. #define CONFIG_ENABLE_36BIT_PHYS
  42. #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
  43. #define CONFIG_SYS_MEMTEST_END 0x02000000
  44. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  45. /* Implement conversion of addresses in the LBC */
  46. #define CONFIG_SYS_LBC_LBCR 0x00000000
  47. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  48. /* DDR Setup */
  49. #define CONFIG_VERY_BIG_RAM
  50. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  51. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  52. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  53. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  54. #define CONFIG_DDR_SPD
  55. #define CONFIG_FSL_DDR_INTERACTIVE
  56. #define CONFIG_SYS_SDRAM_SIZE 512u /* DDR is 512M */
  57. #define CONFIG_SYS_SPD_BUS_NUM 0
  58. #define SPD_EEPROM_ADDRESS 0x50
  59. #define CONFIG_SYS_DDR_RAW_TIMING
  60. /*
  61. * Memory map
  62. *
  63. * 0x0000_0000 0x1fff_ffff DDR 512M cacheable
  64. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  65. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  66. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  67. * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M cacheable
  68. * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
  69. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable TLB0
  70. *
  71. * Localbus non-cacheable
  72. *
  73. * 0xec00_0000 0xefff_ffff NOR flash 64M non-cacheable
  74. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  75. */
  76. /*
  77. * Local Bus Definitions
  78. */
  79. #define CONFIG_SYS_FLASH_BASE 0xec000000 /* start of FLASH 64M */
  80. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  81. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  82. | BR_PS_16 | BR_V)
  83. #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
  84. #define CONFIG_FLASH_CFI_DRIVER
  85. #define CONFIG_SYS_FLASH_CFI
  86. #define CONFIG_SYS_FLASH_EMPTY_INFO
  87. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  88. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  89. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  90. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  91. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f function */
  92. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  93. #define CONFIG_SYS_INIT_RAM_LOCK
  94. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  95. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* Size of used area in RAM */
  96. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  97. GENERATED_GBL_DATA_SIZE)
  98. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  99. #define CONFIG_SYS_MONITOR_LEN (768 * 1024) /* Reserve 512 kB for Mon */
  100. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  101. #define CONFIG_SYS_NAND_BASE 0xffa00000
  102. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  103. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  104. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  105. #define CONFIG_CMD_NAND
  106. #define CONFIG_NAND_FSL_ELBC
  107. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  108. /* NAND flash config */
  109. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  110. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  111. | BR_PS_8 /* Port Size = 8bit */ \
  112. | BR_MS_FCM /* MSEL = FCM */ \
  113. | BR_V) /* valid */
  114. #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \
  115. | OR_FCM_PGS \
  116. | OR_FCM_CSCT \
  117. | OR_FCM_CST \
  118. | OR_FCM_CHT \
  119. | OR_FCM_SCY_1 \
  120. | OR_FCM_TRLX \
  121. | OR_FCM_EHTR)
  122. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  123. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  124. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  125. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  126. /* Serial Port */
  127. #define CONFIG_CONS_INDEX 1
  128. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  129. #define CONFIG_SYS_NS16550_SERIAL
  130. #define CONFIG_SYS_NS16550_REG_SIZE 1
  131. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  132. #define CONFIG_SYS_BAUDRATE_TABLE \
  133. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  134. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  135. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  136. /* I2C */
  137. #define CONFIG_SYS_I2C
  138. #define CONFIG_SYS_I2C_FSL
  139. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  140. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  141. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  142. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  143. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  144. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  145. /*
  146. * I2C2 EEPROM
  147. */
  148. #define CONFIG_ID_EEPROM
  149. #ifdef CONFIG_ID_EEPROM
  150. #define CONFIG_SYS_I2C_EEPROM_NXID
  151. #endif
  152. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  153. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  154. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  155. /*
  156. * General PCI
  157. * Memory space is mapped 1-1, but I/O space must start from 0.
  158. */
  159. /* controller 3, Slot 1, tgtid 3, Base address b000 */
  160. #define CONFIG_SYS_PCIE3_NAME "Slot 3"
  161. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  162. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  163. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  164. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  165. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  166. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  167. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  168. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  169. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  170. #define CONFIG_SYS_PCIE2_NAME "Slot 2"
  171. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  172. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  173. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  174. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  175. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  176. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  177. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  178. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  179. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  180. #define CONFIG_SYS_PCIE1_NAME "Slot 1"
  181. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  182. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  183. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  184. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  185. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  186. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  187. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  188. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  189. #if defined(CONFIG_PCI)
  190. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  191. #endif /* CONFIG_PCI */
  192. /*
  193. * Environment
  194. */
  195. #define CONFIG_ENV_OVERWRITE
  196. #define CONFIG_ENV_IS_IN_FLASH
  197. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  198. #define CONFIG_ENV_SIZE 0x2000
  199. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  200. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  201. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  202. /*
  203. * Command line configuration.
  204. */
  205. #define CONFIG_CMD_IRQ
  206. #define CONFIG_CMD_REGINFO
  207. #if defined(CONFIG_PCI)
  208. #define CONFIG_CMD_PCI
  209. #endif
  210. /*
  211. * USB
  212. */
  213. #define CONFIG_HAS_FSL_DR_USB
  214. #ifdef CONFIG_HAS_FSL_DR_USB
  215. #define CONFIG_USB_EHCI
  216. #ifdef CONFIG_USB_EHCI
  217. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  218. #define CONFIG_USB_EHCI_FSL
  219. #define CONFIG_DOS_PARTITION
  220. #endif
  221. #endif
  222. /*
  223. * Miscellaneous configurable options
  224. */
  225. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  226. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  227. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  228. #if defined(CONFIG_CMD_KGDB)
  229. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  230. #else
  231. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  232. #endif
  233. /* Print Buffer Size */
  234. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
  235. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  236. /* Boot Argument Buffer Size */
  237. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  238. /*
  239. * For booting Linux, the board info and command line data
  240. * have to be in the first 64 MB of memory, since this is
  241. * the maximum mapped by the Linux kernel during initialization.
  242. */
  243. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  244. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  245. /*
  246. * Environment Configuration
  247. */
  248. #define CONFIG_BOOTFILE "uImage"
  249. #define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
  250. /* default location for tftp and bootm */
  251. #define CONFIG_LOADADDR 1000000
  252. #define CONFIG_BAUDRATE 115200
  253. /* Qman/Bman */
  254. #define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
  255. #define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
  256. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  257. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  258. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  259. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  260. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  261. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  262. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  263. CONFIG_SYS_QMAN_CENA_SIZE)
  264. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  265. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  266. #define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
  267. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  268. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  269. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  270. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  271. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  272. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  273. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  274. CONFIG_SYS_BMAN_CENA_SIZE)
  275. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  276. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  277. /* For FM */
  278. #define CONFIG_SYS_DPAA_FMAN
  279. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  280. #ifdef CONFIG_SYS_DPAA_FMAN
  281. #define CONFIG_FMAN_ENET
  282. #define CONFIG_PHY_ATHEROS
  283. #endif
  284. /* Default address of microcode for the Linux Fman driver */
  285. /* QE microcode/firmware address */
  286. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  287. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  288. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  289. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  290. #ifdef CONFIG_FMAN_ENET
  291. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1
  292. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x2
  293. #define CONFIG_SYS_TBIPA_VALUE 8
  294. #define CONFIG_MII /* MII PHY management */
  295. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  296. #endif
  297. #define CONFIG_EXTRA_ENV_SETTINGS \
  298. "netdev=eth0\0" \
  299. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  300. "loadaddr=1000000\0" \
  301. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  302. "tftpflash=tftpboot $loadaddr $uboot; " \
  303. "protect off $ubootaddr +$filesize; " \
  304. "erase $ubootaddr +$filesize; " \
  305. "cp.b $loadaddr $ubootaddr $filesize; " \
  306. "protect on $ubootaddr +$filesize; " \
  307. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  308. "consoledev=ttyS0\0" \
  309. "ramdiskaddr=2000000\0" \
  310. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  311. "fdtaddr=1e00000\0" \
  312. "fdtfile=p1023rdb.dtb\0" \
  313. "othbootargs=ramdisk_size=600000\0" \
  314. "bdev=sda1\0" \
  315. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
  316. #define CONFIG_HDBOOT \
  317. "setenv bootargs root=/dev/$bdev rw " \
  318. "console=$consoledev,$baudrate $othbootargs;" \
  319. "tftp $loadaddr $bootfile;" \
  320. "tftp $fdtaddr $fdtfile;" \
  321. "bootm $loadaddr - $fdtaddr"
  322. #define CONFIG_NFSBOOTCOMMAND \
  323. "setenv bootargs root=/dev/nfs rw " \
  324. "nfsroot=$serverip:$rootpath " \
  325. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  326. "console=$consoledev,$baudrate $othbootargs;" \
  327. "tftp $loadaddr $bootfile;" \
  328. "tftp $fdtaddr $fdtfile;" \
  329. "bootm $loadaddr - $fdtaddr"
  330. #define CONFIG_RAMBOOTCOMMAND \
  331. "setenv bootargs root=/dev/ram rw " \
  332. "console=$consoledev,$baudrate $othbootargs;" \
  333. "tftp $ramdiskaddr $ramdiskfile;" \
  334. "tftp $loadaddr $bootfile;" \
  335. "tftp $fdtaddr $fdtfile;" \
  336. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  337. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  338. #endif /* __CONFIG_H */